#### Dear customer

LAPIS Semiconductor Co., Ltd. ("LAPIS Semiconductor"), on the 1<sup>st</sup> day of October, 2020, implemented the incorporation-type company split (shinsetsu-bunkatsu) in which LAPIS established a new company, LAPIS Technology Co., Ltd. ("LAPIS Technology") and LAPIS Technology succeeded LAPIS Semiconductor's LSI business.

Therefore, all references to "LAPIS Semiconductor Co., Ltd.", "LAPIS Semiconductor" and/or "LAPIS" in this document shall be replaced with "LAPIS Technology Co., Ltd."

Furthermore, there are no changes to the documents relating to our products other than the company name, the company trademark, logo, etc.

Thank you for your understanding.

LAPIS Technology Co., Ltd.
October 1, 2020





Issue Date: Nov. 12, 2020

# **MD56V82161A-xxTAP**

## 4-Bank×4,194,304 -Word×16-Bit SYNCHRONOUS DYNAMIC RAM

## **DESCRIPTION**

The MD56V82161A-xxTAP is a 4-Bank  $\times$  4,194,304-word  $\times$  16-bit Synchronous dynamic RAM. The device operates at 3.3V. The inputs and outputs are LVTTL compatible.

#### **FEATURES**

| Product Name            | MD56V82161A-xxTAP xx indicates speed rank.       |
|-------------------------|--------------------------------------------------|
| Organization            | 4Bank x 4,194,304Word x 16Bit                    |
| Address Size            | 8,192Row x 512Column                             |
| Power Supply VCC (Core) | 3.3V±0.3V                                        |
| Power Supply VCCQ (I/O) | 3.3V±0.3V                                        |
| Interface               | LVTTL compatible                                 |
| Operating Frequency     | Max. 166MHz (Speed Rank 6)                       |
| Operating Temperature   | -40 to 85°C                                      |
| Function                | Standard SDRAM command interface                 |
| /CAS Latency            | Mode register CL setting: 2, 3                   |
| Burst Length            | Mode register BL setting:1, 2, 4, 8, Full page   |
| Burst Type              | Mode register BT setting: Sequential, Interleave |
| Write Mode              | Mode register WM setting: Burst, Single          |
| Refresh                 | Auto-Refresh, 8,192cycle/64ms, Self-Refresh      |
| Package                 | 54 pin 400 mil Plastic TSOP(II)                  |
|                         | Cu Frame, Halogen-Free, Pb-Free                  |
|                         | (P-TSOP(2)54-400-0.80-ZK6)                       |

# PRODUCT FAMILY

| VCC I '      | Speed            | Physik            | Output       | Max.      | Access Time (Max.) |       |  |
|--------------|------------------|-------------------|--------------|-----------|--------------------|-------|--|
|              | Rank             | Family            | Drivability  | Frequency | tAC2               | tAC3  |  |
| 6            | MD56V82161A-6TAP | EMRS setting      | 166MHz       | 5.4ns     | 5.4ns              |       |  |
| 0.01/40.01/  | 7                | MD56V82161A-7TAP  | EMRS setting | 143MHz    | 5.4ns              | 5.4ns |  |
| 3.0V to 3.6V | 75               | MD56V82161A-75TAP | EMRS setting | 133MHz    | 5.4ns              | 5.4ns |  |
|              | 10               | MD56V82161A-10TAP | EMRS setting | 100MHz    | 6ns                | 6ns   |  |





## Dear customer

ROHM Co., Ltd. ("ROHM"), on the 1st day of April, 2024, has absorbed into merger with 100%-owned subsidiary of LAPIS Technology Co., Ltd.

Therefore, all references to "LAPIS Technology Co., Ltd.", "LAPIS Technology" and/or "LAPIS" in this document shall be replaced with "ROHM Co., Ltd." Furthermore, there are no changes to the documents relating to our products other than the company name, the company trademark, logo, etc.

Thank you for your understanding.

ROHM Co., Ltd. April 1, 2024

#### **PIN CONFIGURATION (TOP VIEW)**



54-Pin Plastic TSOP(II) (K Type)

| Pin Name               | Function              | Pin Name   | Function                        |
|------------------------|-----------------------|------------|---------------------------------|
| CLK                    | System Clock          | UDQM, LDQM | Data Input / Output Mask        |
| /CS                    | Chip Select           | DQi        | Data Input / Output             |
| CKE                    | Clock Enable          | VCC        | Power Supply (3.3V)             |
| A0 to A12              | Address               | VSS        | Ground (0V)                     |
| A13,A14<br>( BA1,BA0 ) | Bank Select Address   | VCCQ       | Data Output Power Supply (3.3V) |
| /RAS                   | Row Address Strobe    | VSSQ       | Data Output Ground (0V)         |
| /CAS                   | Column Address Strobe | NC         | No Connection                   |
| /WE                    | Write Enable          |            |                                 |

Note: The same power supply voltage must be provided to every VCC pin.

The same power supply voltage must be provided to every VCCQ pin.

The same GND voltage level must be provided to every VSS pin and VSSQ pin.

# PIN DESCRIPTION

| CLK                  | Clock (Input) Fetches all inputs at the "H" edge.                                                                                                                                                                                                                        |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CKE                  | Clock Enable (Input)  Masks system clock to deactivate the subsequent CLK operation.  If CKE is deactivated, system clock will be masked so that the subsequent CLK operation is deactivated. CKE should be asserted at least one cycle prior to a new command.          |
| /CS                  | Chip Select (Input) Disables or enables device operation by asserting or deactivating all inputs except CLK, CKE and UDQM, LDQM.                                                                                                                                         |
| /RAS                 | Row Address Strobe (Input) Functionality depends on the combination with other signals. For detail, see the function truth table.                                                                                                                                        |
| /CAS                 | Column Address Strobe (Input) Functionality depends on the combination with other signals. For detail, see the function truth table.                                                                                                                                     |
| /WE                  | Write Enable (Input) Functionality depends on the combination with other signals. For detail, see the function truth table.                                                                                                                                              |
| A13,A14<br>(BA1,BA0) | Bank Address (Input) Slects bank to be activated during row address latch time and selects bank for precharge and read/write during column address latch time.                                                                                                           |
| A0 to A12            | Row & column multiplexed. (Input) Row address : RA0 – RA12 Column Address : CA0 – CA8                                                                                                                                                                                    |
| DQ0 to DQ15          | 3-state Data Bus (Input/Output)                                                                                                                                                                                                                                          |
| UDQM, LDQM           | DQ Mask (Input)  Masks the read data of two clocks later when DQM are set "H" at the "H" edge of the clock signal. Masks the write data of the same clock when DQM are set "H" at the "H" edge of the clock signal. UDQM controls DQ15 to DQ8, LDQM controls DQ7 to DQ0. |
| VCC, VSS             | Power Supply (Core), Ground (Core)  The same power supply voltage must be provided to every VCC pin.  The same GND voltage level must be provided to every VSS pin.                                                                                                      |
| VCCQ, VSSQ           | Power Supply (I/O), Ground (I/O)  The same power supply voltage must be provided to every VCCQ pin.  The same GND voltage level must be provided to every VSSQ pin.                                                                                                      |
| NC                   | No Connection                                                                                                                                                                                                                                                            |

#### **ELECTRICAL CHARACTERISTICS**

#### **Absolute Maximum Ratings**

| Parameter                                   | Symbol    | Value       | Unit |
|---------------------------------------------|-----------|-------------|------|
| Voltage on Input/Output Pin Relative to VSS | VIN, VOUT | -0.5 to 4.6 | V    |
| VCC Supply Voltage                          | VCC       | -0.5 to 4.6 | V    |
| VCCQ Supply Voltage                         | VCCQ      | -0.5 to 4.6 | V    |
| Power Dissipation (Ta=25°C)                 | PD        | 1000        | mW   |
| Short Circuit Output Current                | IOS       | 50          | mA   |
| Storage Temperature                         | Tstg      | -55 to 150  | °C   |
| Operating Temperature                       | Та        | -40 to 85   | °C   |

Notes: 1. Permanent device damage may occur if Absolute Maximum Ratings are exceeded.

- 2. Functional operation should be restricted to recommended operating condition.
- 3. Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
- 4. The voltages are referenced to VSS.

## **Recommended Operating Conditions (1/2)**

Ta= -40 to 85°C

| Parameter                   | Symbol    | Min. | Тур. | Max. | Unit | Note |
|-----------------------------|-----------|------|------|------|------|------|
| Power Supply Voltage (Core) | VCC       | 3.0  | 3.3  | 3.6  | V    | 1,2  |
| Power Supply Voltage (I/O)  | VCCQ      | 3.0  | 3.3  | 3.6  | V    | 1,2  |
| Ground                      | VSS, VSSQ | 0    | 0    | 0    | V    |      |

Notes: 1. The voltages are referenced to VSS.

2. The power supply voltages should input stable voltage. The power supply voltages should not input oscillated voltage. If voltages are oscillating, please insert capacitor near the power supply pins and stop oscillation of voltage.

## **Recommended Operating Conditions (2/2)**

 $Ta = -40 \text{ to } 85^{\circ}\text{C}$ 

| Parameter          | Symbol | Min. | Max.      | Unit | Note |
|--------------------|--------|------|-----------|------|------|
| Input High Voltage | VIH    | 2.0  | VCC + 0.3 | V    | 1, 2 |
| Input Low Voltage  | VIL    | -0.3 | 0.8       | V    | 1, 3 |

Notes: 1. The voltages are referenced to VSS.

- 2. The maximum input voltage is as follows, depending on transient pulse width of VCC level. transient pulse width of VCC level < 10nsec VIH(max) = 4.6V 10nsec < transient pulse width of VCC level < 20nsec VIH(max) = VCC + 0.5V
- 3. The minimum input voltage is as follows, depending on transient pulse width of VSS level. transient pulse width of VSS level < 10nsec VIL(min) = -1.5V 10nsec < transient pulse width of VSS level < 20nsec VIL(min) = -0.5V

# Pin Capacitance

Ta = 25°C, VCC=VCCQ=3.3V, f=1MHz

| Parameter                                                            | Symbol | Min. | Max. | Unit |
|----------------------------------------------------------------------|--------|------|------|------|
| Input Capacitance (CLK)                                              | CCLK   |      | 4    | pF   |
| Input Capacitance (A0 to A14, /RAS, /CAS, /WE, /CS, CKE, UDQM, LDQM) | CIN    |      | 5    | pF   |
| Input/Output Capacitance (DQ0 to DQ15)                               | COUT   |      | 6.5  | pF   |

# **DC** Characteristics (Input/Output)

Ta= -40 to 85°C

 $VCC = VCCQ = 3.3V\pm0.3V$ 

| Parameter              | Symbol | Condition     | Min. | Max. | Unit |
|------------------------|--------|---------------|------|------|------|
| Output High Voltage    | VOH    | IOH = -2mA    | 2.4  |      | V    |
| Output Low Voltage     | VOL    | IOL = 2mA     |      | 0.4  | V    |
| Input Leakage Current  | ILI    | 0V≤ VIN≤ VCCQ | -10  | 10   | μΑ   |
| Output Leakage Current | ILO    | _             | -10  | 10   | μΑ   |

Note: The voltages are referenced to VSS.

# MD56V82161A-xxTAP

# **DC** Characteristics (Power Supply Current)

 $Ta = -40 \text{ to } 85^{\circ}C$ VCC = VCCO = 3.3V+0.3V

| VCC = VCCQ = 3                                           |        |                        |                       |                                                              |     |         |      | 3.3V±0 | .3V  |      |
|----------------------------------------------------------|--------|------------------------|-----------------------|--------------------------------------------------------------|-----|---------|------|--------|------|------|
|                                                          |        | Condition              |                       |                                                              |     | D56V821 |      |        |      |      |
| Parameter                                                | Symbol | Condition              |                       |                                                              | -6  | -7      | -75  | -10    | Unit | Note |
|                                                          |        | Bank                   | CKE                   | Others                                                       | Max | Max.    | Max. | Max    |      |      |
| Average Power<br>Supply Current<br>(Operating)           | ICC1   | One Bank<br>Active     | CKE ≥ V <sub>IH</sub> | t <sub>CC</sub> = Min.<br>t <sub>RC</sub> = Min.<br>No Burst | 150 | 140     | 130  | 110    | mA   | 1, 2 |
| Power Supply<br>Current<br>(Standby)                     | ICC2   | All Banks<br>Precharge | CKE ≥ VIH             | t <sub>CC</sub> = Min.                                       | 40  | 40      | 40   | 40     | mA   | 3    |
| Average Power<br>Supply Current<br>(Clock<br>Suspension) | ICC3S  | All Banks<br>Active    | CKE ≤ V <sub>IL</sub> | t <sub>CC</sub> = Min.                                       | 35  | 35      | 35   | 35     | mA   | 2    |
| Average Power<br>Supply Current<br>(Active Standby)      | ICC3   | One Bank<br>Active     | CKE ≥ V <sub>IH</sub> | tCC = Min.                                                   | 65  | 60      | 55   | 55     | mA   | 3    |
| Power Supply<br>Current (Burst)                          | ICC4   | All Banks<br>Active    | CKE ≥ V <sub>IH</sub> | t <sub>CC</sub> = Min.                                       | 165 | 160     | 150  | 130    | mA   | 1, 2 |
| Power Supply<br>Current<br>(Auto-Refresh)                | ICC5   | All Bank<br>Active     | CKE ≥ V <sub>IH</sub> | $t_{CC} = Min.$<br>$t_{RC} = Min.$                           | 200 | 180     | 160  | 140    | mA   | 2    |
| Average Power<br>Supply Current<br>(Self-Refresh)        | ICC6   | All Banks<br>Precharge | CKE ≤ V <sub>IL</sub> | t <sub>CC</sub> = Min.                                       | 4   | 4       | 4    | 4      | mA   |      |
| Average Power<br>Supply Current<br>(Power Down)          | ICC7   | All Banks<br>Precharge | CKE ≤ V <sub>IL</sub> | t <sub>CC</sub> = Min.                                       | 3   | 3       | 3    | 3      | mA   |      |

- Notes: 1. Measured with outputs open.
  - 2. The address and data can be changed once or left unchanged during one cycle.
  - 3. The address and data can be changed once or left unchanged during two cycles.

# MD56V82161A-xxTAP

AC Characteristics (1/2)

 $Ta = -40 \text{ to } 85^{\circ}\text{C}$   $VCC = VCCQ = 3.3V \pm 0.3V$  Note 1,2

|                                   |         |                  |                           |                 |                           |                 |                           |                 |              |                 |       | Note1,2 |
|-----------------------------------|---------|------------------|---------------------------|-----------------|---------------------------|-----------------|---------------------------|-----------------|--------------|-----------------|-------|---------|
|                                   |         |                  |                           |                 | MD                        | 56V821          | 61A-xxT                   | ГАР             |              |                 |       |         |
| Parameter                         |         | Symbol           | -(                        | 3               |                           | 7               | -7                        | 75              | -1           | 0               | Unit  | Note    |
|                                   |         |                  | Min.                      | Max.            | Min.                      | Max.            | Min.                      | Max.            | Min.         | Max.            |       |         |
| Clock Cycle                       | CL=3    | t <sub>CC3</sub> | 6                         | _               | 7                         | _               | 7.5                       | _               | 10           |                 | ns    |         |
| Time                              | CL=2    | t <sub>CC2</sub> | 10                        | —               | 10                        | _               | 10                        |                 | 10           |                 | ns    |         |
| Access                            | CL=3    | t <sub>AC3</sub> | —                         | 5.4             | _                         | 5.4             | —                         | 5.4             | _            | 6               | ns    | 3,4     |
| Time from<br>Clock                | CL=2    | t <sub>AC2</sub> | _                         | 5.4             | _                         | 5.4             | —                         | 5.4             |              | 6               | ns    | 3,4     |
| Clock High<br>Time                |         | t <sub>CH</sub>  | 2                         | _               | 2                         | _               | 2.5                       | 2               | 3            | _               | ns    | 4       |
| Clock Low Pul                     | se Time | t <sub>CL</sub>  | 2                         | _               | 2                         | _               | 2.5                       | 1               | 3            | _               | ns    | 4       |
| Input Setup                       | Time    | t <sub>SI</sub>  | 1.5                       | _               | 1.5                       |                 | 1.5                       | _               | 2            | Ĝ               | ns    |         |
| Input Hold                        | Time    | tHI              | 0.8                       | _               | 0.8                       |                 | 0.8                       | _               | 1            |                 | ns    |         |
| Output L<br>Impedance<br>from Clo | Time    | tOLZ             | 1                         |                 | 1                         | _               | 1                         |                 | 2            | _               | ns    |         |
| Output H<br>Impedance<br>from Clo | Time    | tOHZ             |                           | 5.4             | _                         | 5.4             | 9                         | 5.4             | _            | 6               | ns    |         |
| Output Hold<br>Clock              |         | tOH              | 2                         | _               | 2                         | _               | 2.5                       | _               | 2.5          | _               | ns    | 3       |
| Random Re<br>Write Cycle          |         | t <sub>RC</sub>  | 60                        | _               | 60                        |                 | 65                        | _               | 70           |                 | ns    |         |
| /RAS Prec<br>Time                 |         | t <sub>RP</sub>  | 18                        | ó               | 18                        | _               | 18                        | _               | 20           | _               | ns    |         |
| /RAS Pulse                        | Width   | t <sub>RAS</sub> | 42                        | 10 <sup>5</sup> | 42                        | 10 <sup>5</sup> | 45                        | 10 <sup>5</sup> | 50           | 10 <sup>5</sup> | ns    |         |
| /RAS to /CAS                      | •       | t <sub>RCD</sub> | 18                        | _               | 18                        | _               | 18                        | _               | 20           | _               | ns    |         |
| Write Reco                        | overy   | <b>.</b>         | 2                         | _               | 2                         | _               | 2                         | _               | 2            | _               | Cycle |         |
| Time                              |         | t <sub>WR</sub>  | 12                        | _               | 14                        | _               | 15                        | _               | 20           |                 | ns    | 6       |
| /RAS to /RA<br>Active Delay       |         | t <sub>RRD</sub> | 12                        |                 | 12                        | _               | 15                        | _               | 20           | _               | ns    |         |
| Refresh T                         | Γime    | t <sub>REF</sub> | _                         | 64              | _                         | 64              | _                         | 64              | _            | 64              | ms    | 5       |
| Power-dow<br>setup Ti             |         | t <sub>PDE</sub> | t <sub>SI</sub> +1C<br>LK | _               | t <sub>SI</sub> +1C<br>LK | _               | t <sub>SI</sub> +1<br>CLK | _               | tSI+1<br>CLK | _               | ns    |         |
| Refresh cycl                      | le Time | t <sub>RCA</sub> | 60                        | _               | 60                        |                 | 65                        |                 | 70           | _               | ns    |         |

## AC Characteristics (2/2)

 $Ta=-40 \text{ to } 85^{\circ}\text{C}$   $VCC=VCCQ=3.3V\pm0.3V$  Note1,2

| _                                                                     |                  |    | MD56V821 | 61A-xxTAP | )   |       |      |
|-----------------------------------------------------------------------|------------------|----|----------|-----------|-----|-------|------|
| Parameter                                                             | Symbol           | -6 | -7       | -75       | -10 | Unit  | Note |
| /CAS to /CAS Delay Time (Min.)                                        | I <sub>CCD</sub> | 1  | 1        | 1         | 1   | Cycle |      |
| Clock Disable Time from CKE                                           | I <sub>CKE</sub> | 1  | 1        | 1         | 1   | Cycle |      |
| Data Output High Impedance<br>Time from UDQM, LDQM                    | I <sub>DOZ</sub> | 2  | 2        | 2         | 2   | Cycle |      |
| Dada Input Mask Time from UDQM, LDQM                                  | I <sub>DOD</sub> | 0  | 0        | 0         | 0   | Cycle |      |
| Data Input Delay Time from Write Command                              | I <sub>DWD</sub> | 0  | 0        | 0         | 0   | Cycle |      |
| Data Output High Impedance<br>Time from Precharge Command             | I <sub>ROH</sub> | CL | CL       | CL        | CL  | Cycle |      |
| Active Command Input Time from Mode Register Set Command Input (Min.) | I <sub>MRD</sub> | 2  | 2        | 2         | 2   | Cycle |      |
| Write Command Input Time from Output                                  | l <sub>OWD</sub> | 2  | 2        | 2         | 2   | Cycle |      |

Notes: 1. AC measurements assume that tT = 1ns,.

2. Test condition

| Parameter                                                             | Test Cor                              | Unit |    |
|-----------------------------------------------------------------------|---------------------------------------|------|----|
| Input voltage for AC measurement                                      | ut voltage for AC measurement 2.4 0.4 |      |    |
| Transition Time for AC measurement                                    | tT=1                                  |      | ns |
| Reference level for timing of input signal (tT≤1ns)                   | 1.4                                   |      | ٧  |
| Reference level for timing of input signal (tT>1ns) VIH Min. VIL Max. |                                       |      | V  |
| Reference level for timing of output signal                           | 1.4                                   |      | V  |



- 4. If tT is longer than 1ns, then the reference level for timing of input signals is VIH and VIL.
- 5. It is necessary to operate auto-refresh 8,192 cycles within tREF.
- 6.  $t_{WR}$  can be used at one cycle when the clock cycle ( $t_{CC}$ ) is more than  $t_{CC}$ Min. x two cycles.

#### **POWER ON AND INITIALIZE**

Be sure to do the following initialization sequence to initialize the inside of the memory after the power supply was turned on and to set up the mode.

#### **Power on Sequence**

- (1) Turn on the power after you make input a state of NOP, and input a system clock.
- (2) Take a pose of 200μs and more with making input a state of NOP after VCC and VCCQ reach it in the regular condition.
- (3) Issue the row precharge all bank command (PALL), and secure the row precharge time (tRP).
- (4) Issue the standard Mode Register Set command (MRS), and secure the mode register set command delay time (l<sub>MRD</sub>).
- (5). Issue the Extended Mode Register set command (EMRS), and secure the mode register set command delay time (l<sub>MRD</sub>).
- (6) Issue 2 or more auto-refresh commands (REF), and Secure the refresh cycle time (tRCA).

#### Note:

- 1. (4), (5) or (6): in no special order.
- 2. (5) can be omitted. When it is omitted, it becomes default settings.
- 3. Carry out an initialization sequence after each input terminal reaches a regulation voltage when other input terminals were the undefined setup input (High-Z) at the CKE= "H" time. And, the undefined setup input period of the CKE= "H" time can't hold data. It becomes more effective than writing data after the initialization sequence.

#### **Mode Register Set Command (MRS)**

The mode register stores the data for controlling the various operating modes. It programs the /CAS latency, burst type, burst length and write mode. The default value of the mode register is not defined, therefore the mode register must be written after power up to operate the SDRAM. The mode register is written by mode register set command MRS. The state of address pins A0 to A12 and BA1(A13), BA0(A14) in the same cycle as MRS is the data written in the mode register. Refer to the table for specific codes for various /CAS latencies, burst type, burst length and write mode.

#### **MRS**

| IVITO     |        |      |
|-----------|--------|------|
| CLK       | n-1    | ام ا |
| CKE       | Н      | Х    |
| /CS       |        | L    |
| /RAS      | Х      | L    |
| /CAS      | (Idle) | L    |
| /WE       |        | L    |
| BA1(A13)  | X      | 0    |
| BA0(A14)  | X      | 0    |
| A0 to A12 | Х      | ٧    |

V: The value of mode register set

## **Extended Mode Register Set Command (EMRS)**

MD56V82161A-xxTAP sets up output drivability by the extended mode register.

The EMRS register input control is same as MRS settings except for inputting 1 to A14.

If an extended mode register isn't set up, output drivability is full power as default settings.

#### **EMRS**

| 1<br>n-1 | عاد            |
|----------|----------------|
| Н        | Х              |
|          | L              |
| X        | L              |
| (Idle)   | L              |
|          | Ы              |
| X        | 0              |
| Х        | 1              |
| Х        | ٧              |
|          | H X (Idle) X X |

V: The value of extended mode register set

## Mode Register Field Table To Program Mode

| Wri | te Burst Mode |    | /CA | \S La | tency    | E  | Burst Type |    |    | В  | urst Length |          |
|-----|---------------|----|-----|-------|----------|----|------------|----|----|----|-------------|----------|
| A9  | WM            | A6 | A5  | A4    | CL       | А3 | ВТ         | A2 | A1 | Α0 | BT = 0      | BT = 1   |
| 0   | Burst         | 0  | 0   | 0     | Reserved | 0  | Sequential | 0  | 0  | 0  | 1           | 1        |
| 1   | Single        | 0  | 0   | 1     | Reserved | 1  | Interleave | 0  | 0  | 1  | 2           | 2        |
|     |               | 0  | 1   | 0     | 2        |    |            | 0  | 1  | 0  | 4           | 4        |
|     |               | 0  | 1   | 1     | 3        |    |            | 0  | 1  | 1  | 8           | 8        |
|     |               | 1  | 0   | 0     | Reserved |    |            | 1  | 0  | 0  | Reserved    | Reserved |
|     |               | 1  | 0   | 1     | Reserved |    |            | 1  | 0  | 1  | Reserved    | Reserved |
|     |               | 1  | 1   | 0     | Reserved |    |            | 1  | 1  | 0  | Reserved    | Reserved |
|     |               | 1  | 1   | 1     | Reserved |    |            | 1  | 1  | 1  | Full Page   | Reserved |

Notes: 1. Objects are all family products.

- 2. A13 and A14 should stay "0" during mode set cycle.
- 3. A7, A8, A10, A11 and A12 should stay "0" during mode set cycle.
- 4. Don't set address keys of "Reserved".

# **Extended Mode Register Set Address Keys**

|          | Output Driver Strength |                |  |  |  |  |
|----------|------------------------|----------------|--|--|--|--|
| A6 A5 DS |                        |                |  |  |  |  |
| 0        | 0                      | Full (Default) |  |  |  |  |
| 0        | 1                      | 1/2            |  |  |  |  |
| 1        | 0                      | 1/8            |  |  |  |  |
| 1        | 1                      | 1/4            |  |  |  |  |

Notes: 1. A13 should stay "0" and A14 should stay "1" during mode set cycle. 2. A0 to A4, A7to A12 should stay "0" during mode set cycle.

- 3. If don't set EMRS, DS is set to default (Full).

# • Output Driver Characteristics (1/2)

# Output Driver Strength=1/8





## Output Driver Strength=1/4





## Output Driver Characteristics (2/2)

# Output Driver Strength=1/2





## Output Driver Strength= Full (Default)





# **Burst Mode**

Burst operation is the operation to continuously increase a column address inputted during read or write command. The upper bits select a column address block,

| Access order in column address block |              |             |               |    | olock                   |                        |
|--------------------------------------|--------------|-------------|---------------|----|-------------------------|------------------------|
|                                      |              |             | Start Address |    | Burst Type              |                        |
|                                      |              | (Lower bit) |               | )  | BT=Sequential           | BT=Interleave          |
|                                      |              |             |               | A0 |                         |                        |
|                                      | BL=2         |             |               | 0  | 0, 1                    | 0, 1                   |
|                                      |              |             |               | 1  | 1, 0                    | 1, 0                   |
|                                      |              |             | A1            | A0 |                         |                        |
|                                      |              |             | 0             | 0  | 0, 1, 2, 3              | 0, 1, 2, 3             |
|                                      | BL=4         |             | 0             | 1  | 1, 2, 3, 0              | 1, 0, 3, 2             |
|                                      |              |             | 1             | 0  | 2, 3, 0, 1              | 2, 3, 0, 1             |
|                                      |              |             | 1             | 1  | 3, 0, 1, 2              | 3, 2, 1, 0             |
| ţ                                    |              | A2          | A1            | A0 |                         |                        |
| Burst Length                         | engi         | 0           | 0             | 0  | 0, 1, 2, 3, 4, 5, 6, 7  | 0, 1, 2, 3, 4, 5, 6, 7 |
| st L                                 |              | 0           | 0             | 1  | 1, 2, 3, 4, 5, 6, 7, 0  | 1, 0, 3, 2, 5, 4, 7, 6 |
| Bur                                  |              | 0           | 1             | 0  | 2, 3, 4, 5, 6, 7, 0, 1  | 2, 3, 0, 1, 6, 7, 4, 5 |
|                                      | BL=8         | 0           | 1             | 1  | 3, 4, 5, 6, 7, 0, 1, 2  | 3, 2, 1, 0, 7, 6, 5, 4 |
|                                      |              | 1           | 0             | 0  | 4, 5, 6, 7, 0, 1, 2, 3  | 4, 5, 6, 7, 0, 1, 2, 3 |
|                                      |              | 1           | 0             | 1  | 5, 6, 7, 0, 1, 2, 3, 4  | 5, 4, 7, 6, 1, 0, 3, 2 |
|                                      |              | 1           | 1             | 0  | 6, 7, 0, 1, 2, 3, 4, 5  | 6, 7, 4, 5, 2, 3, 0, 1 |
|                                      |              | 1           | 1             | 1  | 7, 0, 1, 2, 3, 4, 5, 6  | 7, 6, 5, 4, 3, 2, 1, 0 |
|                                      |              |             | A8~A0         |    |                         |                        |
|                                      | BL=Full Page |             | 0             |    | 0, 1 511                |                        |
|                                      | (512)        |             | Yn            | _< | Yn, Yn+1 511, 0<br>Yn-1 | Non Support            |

#### **READ / WRITE OPERATION**

#### Bank

This SDRAM is organized as four independent banks of 1,048,576 words x 16 bits memory arrays. The A13(BA1) and A14(BA0) input is latched at the time of assertion of /RAS and /CAS to select the bank to be used for operation. The bank address A13 and A14 are latched at bank active, read, write, mode register set and precharge operations.

#### **Bank Address**

| A13(BA1) | A14(BA0) | Bank |
|----------|----------|------|
| 0        | 0        | Α    |
| 0        | 1        | В    |
| 1        | 0        | С    |
| 1        | 1        | D    |

#### **Activate**

The bank activate command is used to select a random row in an idle bank. By asserting low on /RAS and /CS with desired row and bank address, a row access is initiated. The read or write operation can occur after a time delay of tRCD(min) from the time of bank activation.

#### ACT

| CLK                   |        | <u>_</u> |
|-----------------------|--------|----------|
| CKE                   | Н      | Х        |
| /CS                   |        | L        |
| /RAS                  | Х      | L        |
| /CAS                  | (Idle) | Н        |
| /WE                   |        | Н        |
| A13(BA1),<br>A14(BA0) | X      | ВА       |
| A0 to A12             | X      | RA       |

BA: Bank Address RA: Row Address (Page)

#### **Precharge**

precharge operation performed on an active bank by precharge command (PRE) with valid A13 and A14 of the bank to be precharged. The precharge command can be asserted anytime after tRAS(min) is satisfied from the bank active command in the desired bank. All bank can precharged at the same time by using precharge all command (PALL). Asserting low on /CS, /RAS and /WE with high on A10 after all banks have satisfied tRAS(min) requirement, performs

PRE

| <del></del>           |                     |       |
|-----------------------|---------------------|-------|
| CLK                   | ا<br>ا              | الم و |
| CKE                   | Н                   | Х     |
| /CS                   | X<br>(Page<br>Open) | L     |
| /RAS                  |                     | L     |
| /CAS                  |                     | Н     |
| /WE                   | Оролу               | ٦     |
| A13(BA1),<br>A14(BA0) | X                   | ВА    |
| A10                   | X                   | 0     |
| A0 to A9,<br>A11,A12  | Х                   | X     |

BA: Bank Address

PALL

| PALL                  |                     |     |
|-----------------------|---------------------|-----|
| CLK                   | اً أ                | ┕┐╺ |
| CKE                   | Н                   | Х   |
| /CS                   | X<br>(Page<br>Open) | L   |
| /RAS                  |                     | L   |
| /CAS                  |                     | Н   |
| /WE                   | Opon,               | ٦   |
| A13(BA1),<br>A14(BA0) | X                   | Х   |
| A10                   | X                   | 1   |
| A0 to A9,<br>A11,A12  | X                   | Х   |

precharge on al banks. At the end of tRP after performing precharge to all banks, all banks are in idle state.

#### Write / Write with Auto-Precharge

The write command is used to write data into the SDRAM on consecutive clock cycles in adjacent address depending on burst length and burst sequence. By asserting low on /CS, /CAS and /WE with valid column address, a write burst is initiated. The data inputs are provided for the initial address in the same clock cycle as the burst write command. The input buffer is deselected at the end of the burst length, even through the internal writing can be completed yet. The writing can be completed by issuing a burst read and DQM for blocking data inputs or burst write in the same or another active bank. The burst stop command is valid at every burst length.

|    |    | _ | _ |
|----|----|---|---|
| ١, | ١, | ப |   |
| v  | v  | т |   |
|    |    |   |   |

| n-1   | <mark>-</mark> п        |
|-------|-------------------------|
| Н     | Х                       |
| .,    | L                       |
| , ,   | Н                       |
|       | L                       |
| Ореп) | L                       |
| X     | ВА                      |
| Х     | 0                       |
| X     | X                       |
| X     | CA                      |
| X     | D-in                    |
|       | H X (Page Open) X X X X |

BA: Bank Address CA: Column Address D-in: Data inputs

# <u>WRTA</u>

| CLK                   | n-1            | اماد |
|-----------------------|----------------|------|
| CKE                   | Н              | Х    |
| /CS                   |                | L    |
| /RAS                  | X              | Н    |
| /CAS                  | (Page<br>Open) | L    |
| /WE                   | Ореп           | L    |
| A13(BA1),<br>A14(BA0) | X              | ВА   |
| A10                   | X              | 1    |
| A9 to A12             | Х              | Х    |
| A0 to A8              | X              | CA   |
| DQ                    | X              | D-in |

BA: Bank Address CA: Column Address D-in: Data inputs

#### Write Cycle



## Read / Read with Auto-Precharge

The read command is used to access burst of data on consecutive clock cycles from an active row in an active bank. The read command is issued by asserting low on /CS and /CAS with /WE being high on the positive edge of the clock. The bank must be active for at least tRCD(min) before the command is issued. The first output appears in /CAS latency number of clock cycles after the issue of read command. The burst length, burst sequence and latency from the read command are determined by the mode register that is already programmed.

| <u>RD</u>             |                |                   |
|-----------------------|----------------|-------------------|
| CLK                   | n-1            | <mark>4</mark> ]п |
| CKE                   | Н              | Х                 |
| /CS                   | .,             | L                 |
| /RAS                  | X              | Н                 |
| /CAS                  | (Page<br>Open) | L                 |
| /WE                   | Ореп)          | Н                 |
| A13(BA1),<br>A14(BA0) | X              | ВА                |
| A10                   | Х              | 0                 |
| A9 to A12             | Χ              | X                 |
| A0 to A8              | Χ              | CA                |
| DQ                    | X              | X                 |

BA: Bank Address CA: Column Address

| <u>RDA</u>            |                |        |
|-----------------------|----------------|--------|
| CLK                   | n-1            | ا<br>ا |
| CKE                   | Н              | Х      |
| /CS                   |                | L      |
| /RAS                  | X              | Н      |
| /CAS                  | (Page<br>Open) | L      |
| /WE                   | Open)          | Н      |
| A13(BA1),<br>A14(BA0) | ×              | ВА     |
| A10                   | X              | 1      |
| A9 to A12             | Х              | Х      |
| A0 to A8              | X              | CA     |
| DQ                    | Х              | X      |

BA: Bank Address CA: Column Address

#### Read Cycle



## Write / Write interrupt

When a new write command is issued to same bank during write cycle or another active bank, current burst write is terminated and new burst write start. When a new write command is issued to another bank during a write with auto-precharge cycle, current burst is terminated and a new write command start. Then, current bank is precharged after specified time. Don't issue a new write command to same bank during write with auto-precharge cycle.

#### Write / Write interrupt cycle



#### Read / Read interrupt

When a new read command is issued to same bank during read cycle or another active bank, current burst read is terminated after the cycle same as /CAS latency and new burst read start. When a new read command is issued to another bank during a read with auto-precharge cycle, current burst is terminated after the cycle same as /CAS latency and a new read command start. Then, current bank is precharged after specified time. Don't issue a new read command to same bank during read with auto-precharge cycle.

#### Read / Read interrupt cycle



#### Write / Read interrupt

When a new read command is issued to same bank during write cycle or another active bank, current burst write is terminated and new burst read start. When a new read command is issued to another bank during a write with auto-precharge cycle, current burst is terminated and a new read command start. Then, current bank is precharged after specified time. Don't issue a new read command to same bank during write with auto-precharge cycle. DQ must be hi-Z till 1 or more clock from first read data.

#### Write / Read interrupt cycle



#### Read / Write interrupt

When a new write command is issued to same bank during read cycle or another active bank, current burst read is terminated and new burst write start. When a new write command is issued to another bank during a read with auto-precharge cycle, current burst is terminated and a new write command start. Then, current bank is precharged after specified time. Don't issue a new write command to same bank during read with auto-precharge cycle. DQ must be Hi-Z till 1 or more clock from new write command. Therefore, DQM must be high till 3 clocks from new write command.



## **Burst Stop**

When a burst stop command is issued during read cycle, current burst read is terminated. The DQ is to Hi-Z after the cycle same as /CAS latency and page keep open. When a burst stop command is issued during write cycle, current burst write is terminated. The input data is ignored after burst stop command. Don't issue burst stop command during read with auto-precharge cycle or write with auto-precharge cycle.

| <u>BST</u>            |         |     |
|-----------------------|---------|-----|
| CLK                   | n-1     | ┕┐╸ |
| CKE                   | Н       | Х   |
| /CS                   |         | L   |
| /RAS                  | X       | Н   |
| /CAS                  | (Burst) | Н   |
| /WE                   |         | L   |
| A13(BA1),<br>A14(BA0) | ×       | X   |
| A0 to A12             | Х       | Х   |

#### Read / Burst Stop cycle



#### Write / Burst Stop cycle



#### **Precharge Break**

When a precharge command is issued to the same bank during read cycle or precharge all command is issued, current burst read is terminated and DQ is to Hi-Z after the cycle same as /CAS latency. The objected bank is precharged. When a precharge command is issued to the same bank during write cycle or precharge all command is issued, current burst write is terminated and the objected bank is precharged. The input data after precharge command is ignored.

#### Read / Precharge Break cycle



#### Write / Precharge Break cycle



## **DQM Function**

DQM masks input / output data at every byte. UDQM controls DQ8 to DQ15 and LDQM controls DQ0 to DQ7. During read cycle, DQM mask output data after 2 clocks. During write cycle, DQM mask input data at same clock.

## Read / DQM Function



## Write / DQM Function



## **Clock Suspend**

The read / write operation can be stopped by CKE temporarily. When CKE is set low, the next clock is ignored. When CKE is set low during read cycle, the burst read is stopped temporarily and the current output data is kept. When CKE is set high, burst read is resumed. When CKE is set low during write cycle, the burst write is stopped temporarily. When CKE is set high, burst write is resumed.

## Read / Clock Suspend



## Write / Clock Suspend



#### REFRESH

The data of memory cells are maintained by refresh operation. The refresh operation is to activate all row addresses within a refresh time. The method that row addresses are activated by activate and precharge command is called RAS only refresh cycle. This method needs to input row address with activate command. But, auto-refresh and self refresh don't need to input address. Because, row addresses are generated in SDRAM automatically.

#### **Auto Refresh**

All memory area is refreshed by 8,192 times refresh command REF. The refresh command REF can be entered only when all the banks are in an idle state. SDRAM is in idle state after refresh cycle time tRCA.

| <u>REF</u>            |        |      |
|-----------------------|--------|------|
| CLK                   | اً اِ  | اماد |
| CKE                   | Н      | Н    |
| /CS                   |        | L    |
| /RAS                  | Х      | L    |
| /CAS                  | (Idle) | L    |
| /WE                   |        | Н    |
| A13(BA1),<br>A14(BA0) | X      | Х    |
| A0 to A12             | X      | Х    |

#### Auto-Refresh Cycle



#### Intensive Refresh

8,192 times refresh command can be entered every refresh time t<sub>REF</sub>.



#### Dispersed Refresh

Refresh command can be entered every 7.8µs (tREF 64ms / 8,192 cycles).



#### Self Refresh

When read or write is not operated in the long period, self refresh can reduce power consumption for refresh operation. Refresh operation is controlled automatically by refresh timer and row address counter during self refresh mode. All signals except CKE are ignored and data bus DQ is set Hi-Z during self refresh mode.

When CKE is set to high level, self refresh mode is finished. Then, CLK must be operated before 1 clock or more. And, maintain NOP condition within a period of tRCA(Min.) after CKE is set to be high level.

| <u>SREF</u>           |        |      |
|-----------------------|--------|------|
| CLK                   | n-1    | اماد |
| CKE                   | Н      | L    |
| /CS                   | .0     | L    |
| /RAS                  | X      | L    |
| /CAS                  | (Idle) | L    |
| /WE                   |        | Н    |
| A13(BA1),<br>A14(BA0) | ×      | x    |
| A0 to A12             | Х      | Х    |

#### Self Refresh Cycle



Notes: 1. When intensive refresh is used, 8,192 times refresh must be issued before and after the self refresh.

#### **Power Down**

SDRAM can be set to low power consumption condition with CKE function. CKE is reflected at 2 clocks later regardless /CAS latency. When CKE is set to low level, SDRAM go into power down mode. All signals except CKE are ignored and DQ is set to High impedance in this state. When CKE is set to high level, SDRAM exit power down mode. Then, Clock must be resumed before 2 or more clocks.

# Power Down



**Signal Condition in Power Down Mode** 

| Signal              | Input to SDRAM | Output from SDRAM |
|---------------------|----------------|-------------------|
| CLK                 | Don't Care     | _                 |
| CKE                 | "L" level      | _                 |
| /CS,/RAS, /CAS, /WE | Don't Care     | _                 |
| A0 to A12,          | Don't Care     |                   |
| A13(BA1), A14(BA0)  | Don't Cale     | _                 |
| DQ0 to DQ15         | Don't Care     | High-Z            |
| UDQM,LDQM           | Don't Care     | _                 |
| VCC,VCCQ,VSS,VSSQ   | Power Supply   | _                 |

Notes: 1. "Don't Care" means high or low level input.

# **FUNCTION TRUTH TABLE (Table 1) (1/3)**

| •                   |     |      |      |     |                    |          |                                      |
|---------------------|-----|------|------|-----|--------------------|----------|--------------------------------------|
| Current<br>State *1 | /CS | /RAS | /CAS | /WE | ADDR               | Command  | Action                               |
| Idle                | Н   | Χ    | Χ    | Χ   | X                  | NOP      | NOP                                  |
|                     | L   | Н    | Н    | Χ   | X                  | NOP/BST  | NOP                                  |
|                     | L   | Н    | L    | Н   | BA, CA, A10        | RD/RDA   | ILLEGAL *2                           |
|                     | L   | Н    | L    | L   | BA, CA, A10        | WRT/WRTA | ILLEGAL *2                           |
|                     | L   | L    | Н    | Н   | BA, RA             | ACT      | Row Active                           |
|                     | L   | L    | Н    | L   | BA, A10            | PRE/PALL | NOP *3                               |
|                     | L   | L    | L    | Η   | X                  | REF      | Auto-Refresh or Self-Refresh *4      |
| <u>_</u>            | L   | L    | L    | L   | V, A13=0,<br>A14=0 | MRS      | Mode Register Set *4                 |
|                     | L   | L    | L    | L   | V, A13=0,<br>A14=1 | EMRS     | Extended Mode Register Set *4        |
| Row                 | Н   | Χ    | Χ    | Χ   | X                  | NOP      | NOP                                  |
| Active              | L   | Н    | Н    | Χ   | X                  | NOP/BST  | NOP                                  |
|                     | L   | Н    | L    | Н   | BA, CA, A10        | RD/RDA   | Read                                 |
|                     | L   | Н    | L    | L   | BA, CA, A10        | WRT/WRTA | Write                                |
|                     | L   | L    | Н    | Н   | BA, RA             | ACT      | ILLEGAL *6                           |
|                     | L   | L    | Η    | L   | BA, A10            | PRE/PALL | Precharge                            |
|                     | L   | L    | L    | Н   | X                  | REF      | ILLEGAL                              |
|                     | L   | L    | L    | Ш   | X                  | MRS/EMRS | ILLEGAL                              |
| Read                | Н   | Χ    | Χ    | Χ   | X                  | NOP      | Continue Row Active after Burst ends |
|                     | L   | Н    | Н    | Н   | X                  | NOP      | Continue Row Active after Burst ends |
|                     | L   | Н    | Н    | L   | X                  | BST      | Term Burst> Row Active               |
|                     | L   | Н    | L    | Н   | BA, CA, A10        | RD/RDA   | Term Burst, start new Burst Read     |
|                     | L   | Н    | L    | L   | BA, CA, A10        | WRT/WRTA | Term Burst, start new Burst Write    |
|                     | L   | L    | Τ    | Н   | BA, RA             | ACT      | ILLEGAL *6                           |
|                     | L   | L    | Н    | L   | BA, A10            | PRE/PALL | Term Burst, execute Row Precharge    |
|                     | L   | L    | L    | Н   | X                  | REF      | ILLEGAL                              |
|                     | L   | L    | L    | L   | X                  | MRS/EMRS | ILLEGAL                              |
| Write               | Н   | X    | Χ    | Χ   | X                  | X        | Continue Row Active after Burst ends |
| X                   | L   | Н    | Н    | Н   | X                  | X        | Continue Row Active after Burst ends |
|                     | JL  | Н    | Н    | L   | X                  | X        | Term Burst> Row Active               |
|                     | L   | Н    | L    | Ŧ   | BA, CA, A10        | CA, A10  | Term Burst, start new Burst Read     |
|                     | L   | Н    | L    | L   | BA, CA, A10        | CA, A10  | Term Burst, start new Burst Write    |
|                     | L   | L    | Н    | Н   | BA, RA             | RA       | ILLEGAL *6                           |
|                     | L   | L    | Н    | L   | BA, A10            | A10      | Term Burst, execute Row Precharge    |
|                     | L   | L    | L    | Н   | X                  | REF      | ILLEGAL                              |
|                     | L   | L    | L    | L   | X                  | MRS/EMRS | ILLEGAL                              |

# MD56V82161A-xxTAP

# **FUNCTION TRUTH TABLE (Table 1) (2/3)**

| Current<br>State *1 | /CS | /RAS | /CAS | /WE | ADDR        | Command  | Action                                        |
|---------------------|-----|------|------|-----|-------------|----------|-----------------------------------------------|
| Read with           | Н   | Х    | Х    | Х   | Х           | NOP      | Continue Burst to End and enter Row Precharge |
| Auto                | L   | Н    | Н    | Н   | Х           | NOP      | Continue Burst to End and enter Row Precharge |
| Precharge           | L   | Н    | Н    | L   | Х           | BST      | ILLEGAL                                       |
|                     | L   | Н    | L    | Н   | BA, CA, A10 | RD/RDA   | ILLEGAL *7                                    |
|                     | L   | Н    | L    | L   | BA, CA, A10 | WRT/WRTA | ILLEGAL *7                                    |
|                     | L   | L    | Н    | Н   | BA, RA      | ACT      | ILLEGAL *6                                    |
|                     | L   | L    | Н    | L   | BA, A10     | PRE/PALL | ILLEGAL*8                                     |
|                     | L   | L    | L    | Н   | Х           | REF      | ILLEGAL                                       |
|                     | L   | L    | L    | L   | Х           | MRS/EMRS | ILLEGAL                                       |
| Write with          | Н   | Х    | Х    | Χ   | Х           | NOP      | Continue Burst to End and enter Row Precharge |
| Auto                | L   | Н    | Н    | Н   | Х           | NOP      | Continue Burst to End and enter Row Precharge |
| Precharge           | L   | Н    | Н    | L   | Х           | BST      | ILLEGAL                                       |
|                     | L   | Н    | L    | Η   | BA, CA, A10 | RD/RDA   | ILLEGAL *7                                    |
|                     | L   | Н    | L    | L   | BA, CA, A10 | WRT/WRTA | ILLEGAL *7                                    |
|                     | L   | L    | Н    | Ι   | BA, RA      | ACT      | ILLEGAL *6                                    |
|                     | L   | L    | Н    | Ш   | BA, A10     | PRE/PALL | ILLEGAL *8                                    |
|                     | L   | L    | L    | Н   | X           | REF      | ILLEGAL                                       |
|                     | L   | L    | L    | L   | X           | MRS/EMRS | ILLEGAL                                       |
| Precharge           | Н   | Х    | Χ    | Χ   | X           | NOP      | Idle after t <sub>RP</sub>                    |
|                     | L   | Н    | Н    | Н   | X           | NOP      | Idle after t <sub>RP</sub>                    |
|                     | L   | Н    | Н    | L   | X           | BST      | ILLEGAL                                       |
|                     | L   | Н    | L    | Н   | BA, CA, A10 | RD/RDA   | ILLEGAL *2                                    |
|                     | L   | Н    | Ь    | L   | BA, CA, A10 | WRT/WRTA | ILLEGAL *2                                    |
|                     | L   | L    | Н    | Н   | BA, RA      | ACT      | ILLEGAL *6                                    |
|                     | L   |      | Н    | L   | BA, A10     | PRE/PALL | ILLEGAL *3                                    |
|                     | L   | L    | L    | Η   | X           | REF      | ILLEGAL                                       |
|                     | L   | L    | L    | L   | X           | MRS/EMRS | ILLEGAL                                       |
| Write               | Н   | Χ    | Χ    | Χ   | X           | NOP      | Row Active after tWR                          |
| Recovery *9         | L   | Н    | Н    | Н   | X           | NOP      | Row Active after tWR                          |
|                     | L   | Н    | H    | L   | X           | BST      | ILLEGAL                                       |
|                     | L   | Н    | L    | Н   | BA, CA, A10 | RD/RDA   | ILLEGAL*2                                     |
|                     | L   | Н    | L    | L   | BA, CA, A10 | WRT/WRTA | ILLEGAL *2                                    |
|                     | L   | L    | Н    | Н   | BA, RA      | ACT      | ILLEGAL *6                                    |
|                     | L   | L    | Н    | L   | BA, A10     | PRE/PALL | ILLEGAL *8                                    |
|                     | L   | L    | L    | Н   | Х           | REF      | ILLEGAL                                       |
|                     | L   | L    | L    | L   | X           | MRS/EMRS | ILLEGAL                                       |

#### **FUNCTION TRUTH TABLE (Table 1) (3/3)**

| FUNCTION            | 10011 | IIIAD |      | ible 1) | (3/3)       |          |                               |
|---------------------|-------|-------|------|---------|-------------|----------|-------------------------------|
| Current<br>State *1 | /CS   | /RAS  | /CAS | /WΕ     | ADDR        | Command  | Action                        |
| Write               | Η     | Χ     | Χ    | Χ       | Х           | NOP      | enter Row Precharge after tWR |
| Recovery in         | Ш     | Ι     | Ι    | Ι       | X           | NOP      | enter Row Precharge after tWR |
| Auto                | Ш     | Ι     | Ι    | لــ     | X           | BST      | ILLEGAL                       |
| Precharge *9        | Ш     | Ι     |      | Ι       | BA, CA, A10 | RD/RDA   | ILLEGAL *7                    |
|                     | Ш     | Ι     |      | لــ     | BA, CA, A10 | WRT/WRTA | ILLEGAL *7                    |
|                     | L     | L     | Τ    | Ι       | BA, RA      | ACT      | ILLEGAL *6                    |
|                     | L     | L     | Τ    | L       | BA, A10     | PRE/PALL | ILLEGAL *8                    |
|                     | L     | L     | L    | Н       | X           | REF      | ILLEGAL                       |
|                     | L     | L     | L    | L       | X           | MRS/EMRS | ILLEGAL                       |
| Auto                | Η     | Χ     | Χ    | Χ       | X           | NOP      | Idle after tRCA               |
| Refresh             | L     | Н     | Η    | Н       | X           | NOP      | Idle after t <sub>RCA</sub>   |
|                     | L     | Н     | Н    | L       | X           | BST      | ILLEGAL                       |
|                     | L     | Н     | L    | Н       | BA, CA, A10 | RD/RDA   | ILLEGAL                       |
|                     | L     | Н     | L    | L       | BA, CA, A10 | WRT/WRTA | ILLEGAL                       |
|                     | L     | L     | Η    | Н       | BA, RA      | ACT      | ILLEGAL                       |
|                     | L     | L     | Н    | L       | BA, A10     | PRE/PALL | ILLEGAL                       |
|                     | L     | L     | L    | Н       | X           | REF      | ILLEGAL                       |
|                     | L     | L     | L    | L       | X           | MRS/EMRS | ILLEGAL                       |
| Mode                | Н     | Χ     | Χ    | Χ       | X           | NOP      | Idle after I <sub>MRD</sub>   |
| Register            | L     | Н     | Н    | Н       | X           | NOP      | Idle after I <sub>MRD</sub>   |
| Access              | L     | Н     | Н    | L       | X           | BST      | ILLEGAL                       |
|                     | L     | Н     | L    | Н       | BA, CA, A10 | RD/RDA   | ILLEGAL                       |
|                     | L     | Н     | L    | L       | BA, CA, A10 | WRT/WRTA | ILLEGAL                       |
|                     | L     | L     | Н    | Н       | BA, RA      | ACT      | ILLEGAL                       |
|                     | L     | L     | Н    | L       | BA, A10     | PRE/PALL | ILLEGAL                       |
|                     | L     | L     |      | Н       | X           | REF      | ILLEGAL                       |
|                     | ۳     | L     | L    | L       | X           | MRS/EMRS | ILLEGAL                       |

#### **ABBREVIATIONS**

ADDR = Address RA = Row Address BA = Bank Address CA = Column Address

NOP = No OPeration command V = Value of Mode Register Set

- \*Notes :1. All inputs are enabled when CKE is set high for at least 1 cycle prior to the inputs.
  - 2. RD/RDA or WRT/WRTA command to same bank is forbidden. But RD/RDA or WRT/WRTA command to activated page in another bank is valid.
  - 3. PRE command to another activated bank is valid. PALL command is valid to only activated bank.
  - 4. Illegal if any bank is not idle.
  - 5. RD/RDA or WRT/WRTA command to activated bank is valid after tRCD(min.) from ACT command.
  - 6. Activate command to the same bank is forbidden. But activate command to another bank in idle state is valid.
  - 7. RD/RDA or WRT/WRTA command to same bank is forbidden. But RD/RDA or WRT/WRTA command to activated page in another bank is valid.
  - 8. PRE to same bank is forbidden. PRE to another bank must be issued after tRAS(min.). PALL command is forbidden.
  - 9. Write recovery states means a period from last data to the time that tWR(min.) passed.

# **FUNCTION TRUTH TABLE for CKE (Table 2)**

| Current State      | CKE             | CKE    | /CS    | /RAS   | /CAS   | /WE    | ADDR   | Action                                 |
|--------------------|-----------------|--------|--------|--------|--------|--------|--------|----------------------------------------|
| n-1 All Banks Idle | <u>n-1</u><br>H | n<br>H | n<br>X | n<br>X | n<br>X | n<br>X | n<br>X | Refer to Table 1                       |
| (ABI)              | Н               | L      | H      | X      | X      | X      | X      | Enter Power Down                       |
| (/(51)             | H               | L      | <br>   | H      | H      | H      | X      | Enter Power Down                       |
|                    |                 |        |        |        |        |        |        |                                        |
|                    | H               | L      | L      | Н      | H      | L      | X      | ILLEGAL                                |
|                    | Н               | L      | L      | Н      | L      | Х      | Х      | ILLEGAL                                |
|                    | Н               | L      | L      | L      | Н      | Н      | BA, RA | Enter Active Power Down after Activate |
|                    | Н               | L      | L      | L      | Н      | L      | Х      | ILLEGAL                                |
|                    | Н               | L      | L      | L      | L      | Н      | X      | Enter Self Refresh *1                  |
|                    | Н               | L      | L      | L      | L      | L      | BA, V  | Enter Power Down after MRS             |
|                    | L               | Х      | Χ      | Х      | Х      | Х      | X      | INVALID                                |
| Self Refresh       | Н               | Х      | Χ      | Χ      | Χ      | Χ      | X      | INVALID                                |
|                    | L               | Н      | Н      | Х      | Х      | Χ      | X      | Exit Self Refresh> ABI *2              |
|                    | L               | Н      | L      | Н      | Н      | Н      | Х      | Exit Self Refresh> ABI *2              |
|                    | L               | Н      | L      | Н      | Н      | L      | Х      | ILLEGAL                                |
|                    | L               | Н      | L      | Н      | L      | X      | Х      | ILLEGAL                                |
|                    | L               | Н      | L      | L      | X      | X      | Х      | ILLEGAL                                |
|                    | L               | L      | Χ      | X      | Χ      | Х      | X      | NOP (Maintain Self Refresh)            |
| Power Down         | Н               | Х      | Χ      | X      | X      | Х      | X      | INVALID                                |
|                    | L               | Н      | X      | Χ      | Х      | Х      | X      | Exit Power Down> ABI *3                |
|                    | L               | L      | Χ      | Х      | Χ      | Х      | X      | NOP (Continue Power Down)              |
| Active Power       | Н               | Х      | X      | Χ      | Χ      | X      | Х      | INVALID                                |
| Down               | L               | Н      | X      | Χ      | Χ      | Х      | Х      | Exit Active Power Down> Row Active *3  |
|                    | L               | L      | Х      | Х      | Х      | Х      | Х      | NOP (Continue Active Power Down)       |
| Row Active         | Н               | Н      | Χ      | Х      | Х      | X      | Х      | Refer to Table 1                       |
|                    | Н               | L      | Н      | Х      | X      | Χ      | Х      | Enter Active Power Down                |
|                    | Ŧ               | L      | L      | Н      | Н      | Н      | Х      | Enter Active Power Down                |
|                    | Н               | L      | L      | Н      | Н      | L      | Х      | ILLEGAL                                |
| X                  | Н               | L      | L      | Н      | L      | Х      | Х      | Clock Suspension (Refer to Table 1)    |
|                    | Н               |        | L      |        | Н      | Х      | Х      | Clock Suspension (Refer to Table 1)    |
|                    | Н               | L      | 1      | L      | L      | Χ      | Х      | ILLEGAL                                |
|                    | L               | Х      | X      | Х      | Х      | Х      | Х      | INVALID                                |
| Any State Other    | Н               | Н      | Х      | Х      | Х      | Х      | Х      | Refer to Table 1                       |
| than Listed        | Н               | L      | Х      | Х      | Х      | Х      | Х      | Begin Clock Suspend Next Cycle         |
| Above              | L               | Н      | Х      | Х      | Х      | Х      | Х      | Enable Clock of Next Cycle             |
|                    | L               | L      | Χ      | Х      | Х      | Х      | Х      | Continue Clock Suspension              |
| A DDDELU ATION     |                 | •      |        |        |        |        | •      | · · · · · · · · · · · · · · · · · · ·  |

**ABBREVIATIONS** 

ADDR = Address RA = Row Address

BA = Bank Address

NOP = No OPeration command

V = Value of Mode Register Set

ABI = All Banks Idle

\*Notes:1. Self Refresh can be entered only when all the banks are in an idle state.

- 2. tRCA must be set after exit self refresh.
- 3. New command is enabled in the next clock.

#### SIMPLIFIED STATE DIAGRAM



#### **TIMING CHART**

## **Synchronous Characteristics**



#### **Power on Sequence**



Notes: 1. It is advisable that UDQM and LDQM are set to high for set DQ to high impedance during power on sequence.

#### Initialization



Notes : 1. V = Value of mode register, Rx = Row Address, Bx = Bank Address = NOP command or High or Low

2. It is advisable that UDQM to LDQM are set to be high level for setting DQ to high impedance during power on sequence.

## **Mode Register Set cycle**



Notes: 1. V = Value of mode register, Rx = Row Address, Bx = Bank Address = NOP command or High or Low

## **Burst Write Cycle (BL=4, WM=Burst)**



Notes: 1. Rx = Row Address, Cx = Column Address, Bx = Bank Address= NOP command or High or Low level, CKE = High level



Notes: 1. Rx = Row Address, Cx = Column Address, Bx = Bank Address= NOP command or High or Low level, CKE = High level

#### Bank Interleave • Write with Auto Precharge Cycle (CL=2, BL=4, WM=Burst)



Notes: 1. RXx = Row Address, CXx = Column Address, X = Bank, x = Address = NOP command or High or Low level, CKE = High level

#### Bank Interleave • Read with Auto Precharge Cycle (CL=2, BL=4)



Notes: 1. RXx = Row Address, CXx = Column Address, X = Bank, x = Address = NOP command or High or Low level, CKE = High level

# Burst Read ◆ Single Write Cycle (CL=2, BL=4,WM=Single)



Notes: 1.RXx = Row Address, CXx = Column Address, X = Bank, X = Address = NOP command or High or Low level, CKE = High level, L = Invalid Data Input

# Random Column • Read / Write Cycle (CL=3, BL=2, 4, 8, Full Page)



#### Burst Stop • Read / Write Cycle (BL=Full Page, WM=Burst)



Notes: 1. Cx = Column Address, Bx = Bank Address= NOP command or High or Low level, CKE = High level, [] = Invalid Data Input

## Precharge Break • Read / Write Cycle (BL=Full Page, WM=Burst)



Notes: 1. RXx = Row Address, CXx = Column Address, X = Bank, x = Address

= NOP command or High or Low level, CKE = High level, [-]= Invalid Data Input

## Byte Read / Byte Write Cycle (CL=2, BL=8, WM=Burst)



Notes: 1. Cx = Column Address, Bx = Bank Address

= NOP command or High or Low level, CKE = High level, [] = Invalid Data Input

# Clock Suspend • Read / Write Cycle (CL=3, BL=4, WM=Burst)



Notes: 1. Cx = Column Address, Bx = Bank Address = NOP command or High or Low level, <math>CKE = High level, [] = Invalid Data Input

## **Auto Refresh Cycle**



Notes: 1. Rx = Row Address, Bx = Bank Address
= NOP command or High or Low level, CKE = High level, [ ] = Invalid Data Input

## Self Refresh Cycle



Notes: 1. Rx = Row Address, Bx = Bank Address= High or Low level

# **Power Down Cycle**



Notes: 1. Rx = Row Address, Bx = Bank Address= High or Low level

#### PACKAGE DIMENSIONS



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact a ROHM sales office for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

# **REVISION HISTORY**

| Degument            |               | Pa                  | ige                |                                              |
|---------------------|---------------|---------------------|--------------------|----------------------------------------------|
| Document<br>No.     | Date          | Previous<br>Edition | Current<br>Edition | Description                                  |
| FEDD56V82161ATAP-01 | Jan. 06, 2018 | _                   | ı                  | Final edition 1                              |
| FEDD56V82161ATAP-02 | Sep. 24, 2019 | -                   | ı                  | Correction of errors                         |
| FEDD56V82161ATAP-03 | Nov. 12, 2020 | -                   | -                  | Changed company name<br>Changed company logo |
|                     |               |                     |                    |                                              |

#### Notes

- 1) The information contained herein is subject to change without notice.
- 2) When using LAPIS Technology Products, refer to the latest product information (data sheets, user's manuals, application notes, etc.), and ensure that usage conditions (absolute maximum ratings, recommended operating conditions, etc.) are within the ranges specified. LAPIS Technology disclaims any and all liability for any malfunctions, failure or accident arising out of or in connection with the use of LAPIS Technology Products outside of such usage conditions specified ranges, or without observing precautions. Even if it is used within such usage conditions specified ranges, semiconductors can break down and malfunction due to various factors. Therefore, in order to prevent personal injury, fire or the other damage from break down or malfunction of LAPIS Technology Products, please take safety at your own risk measures such as complying with the derating characteristics, implementing redundant and fire prevention designs, and utilizing backups and fail-safe procedures. You are responsible for evaluating the safety of the final products or systems manufactured by you.
- 3) Descriptions of circuits, software and other related information in this document are provided only to illustrate the standard operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. And the peripheral conditions must be taken into account when designing circuits for mass production. LAPIS Technology disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, and other related information.
- 4) No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of LAPIS Technology or any third party with respect to LAPIS Technology Products or the information contained in this document (including but not limited to, the Product data, drawings, charts, programs, algorithms, and application examples, etc.). Therefore LAPIS Technology shall have no responsibility whatsoever for any dispute, concerning such rights owned by third parties, arising out of the use of such technical information.
- 5) The Products are intended for use in general electronic equipment (AV/OA devices, communication, consumer systems, gaming/entertainment sets, etc.) as well as the applications indicated in this document. For use of our Products in applications requiring a high degree of reliability (as exemplified below), please be sure to contact a LAPIS Technology representative and must obtain written agreement: transportation equipment (cars, ships, trains, etc.), primary communication equipment, traffic lights, fire/crime prevention, safety equipment, medical systems, servers, solar cells, and power transmission systems, etc. LAPIS Technology disclaims any and all liability for any losses and damages incurred by you or third parties arising by using the Product for purposes not intended by us. Do not use our Products in applications requiring extremely high reliability, such as aerospace equipment, nuclear power control systems, and submarine repeaters, etc.
- 6) The Products specified in this document are not designed to be radiation tolerant.
- 7) LAPIS Technology has used reasonable care to ensure the accuracy of the information contained in this document. However, LAPIS Technology does not warrant that such information is error-free and LAPIS Technology shall have no responsibility for any damages arising from any inaccuracy or misprint of such information.
- 8) Please use the Products in accordance with any applicable environmental laws and regulations, such as the RoHS Directive. LAPIS Technology shall have no responsibility for any damages or losses resulting non-compliance with any applicable laws or regulations.
- 9) When providing our Products and technologies contained in this document to other countries, you must abide by the procedures and provisions stipulated in all applicable export laws and regulations, including without limitation the US Export Administration Regulations and the Foreign Exchange and Foreign Trade Act..
- 10) Please contact a ROHM sales office if you have any questions regarding the information contained in this

document or LAPIS Technology's Products.

11) This document, in part or in whole, may not be reprinted or reproduced without prior consent of LAPIS Technology.

(Note) "LAPIS Technology" as used in this document means LAPIS Technology Co., Ltd.

Copyright 2020 – 2021 LAPIS Technology Co., Ltd.

# LAPIS Technology Co., Ltd.

2-4-8 Shinyokohama, Kouhoku-ku, Yokohama 222-8575, Japan https://www.lapis-tech.com/en/