

8V to 30V

25kHz~2MHz

-40 °C to +125 °C

W(Typ) x D (Typ) x H (Max)

6.5 mm x 6.4 mm x 1.45 mm

150uA (Typ)

33V

# AC/DC Controller IC LLC Controller IC

# BM85080FV-LB

# **General Description**

BM85080FV is the product guarantees long time support in industrial market. This is a high frequency available current mode controller for LLC half bridge resonant converter, which helps low EMI because of soft switching. And controller outputs are ideal for gate drivers for GaN. This controller has built-in HV start-up circuit. And the built-in Brown-Out protection helps to implement in any AC/DC application.

#### Features

- LLC Topology
- Current Mode Operation
- Burst Mode Operation at Light Load
- Wide Operating VCC Voltage Range
- Wide Operating Frequency Range
- Integrated HV Startup Circuit
- Auto Adjustment Deadtime Control
- X2-Capacitor Discharge Function
- Protections
  - AC Under Voltage Lockout
  - > VS Under Voltage Lockout

  - > Over Voltage Protection
  - > Over Temperature Protection
  - > Overload Protection

# **Typical Application Circuit**

6



**Key Specifications** 

SSOP-B20

Package

Applications

Adapters

Input Voltage Range

Frequency Range

Quiescent Current

Absolute Maximum Rating

Operating Temperature Range

Computing Power Supplies

Flat Panel Display Power Converters



 $\bigcirc$ Product structure : Silicon integrated circuit  $\bigcirc$ This product has no designed protection against radioactive rays.

# Contents

| General Description                                 | 1        |
|-----------------------------------------------------|----------|
| Features                                            | 1        |
| Key Specifications                                  | 1        |
| Package                                             | 1        |
| Applications                                        | 1        |
| Typical Application Circuit                         | 1        |
| Contents                                            | 2        |
| Pin Configuration                                   | 3        |
| Pin Descriptions                                    |          |
| Block Diagram                                       |          |
| Description of Blocks                               |          |
| Absolute Maximum Ratings                            |          |
| Thermal Resistance                                  |          |
| Recommended Operating Conditions                    |          |
| Electrical Characteristics                          |          |
| Function Explanation                                |          |
| Protections                                         |          |
| Application Examples                                |          |
| Application Examples - continued.                   |          |
| I/O Equivalent Circuits                             |          |
| Operational Notes                                   |          |
| Reverse Connection of Power Supply                  |          |
| 2. Power Supply Lines                               |          |
| 3. Ground Voltage                                   |          |
| 4. Ground Wiring Pattern                            |          |
| <ol> <li>Recommended Operating Conditions</li></ol> | 39<br>30 |
| <ol> <li>Testing on Application Boards</li> </ol>   |          |
| 8. Inter-pin Short and Mounting Errors              |          |
| 9. Unused Input Pins                                |          |
| 10. Regarding the Input Pin of the IC               | 40       |
| 11. Ceramic Čapacitor                               | 40       |
| <ol> <li>Thermal Shutdown Circuit (TSD)</li></ol>   | 40       |
| Revision History                                    |          |
|                                                     |          |

# Pin Configuration



# **Pin Descriptions**

| Pin No. | Pin Name | Function                                                                                                        |
|---------|----------|-----------------------------------------------------------------------------------------------------------------|
| 1       | VH       | High voltage startup.                                                                                           |
| 2       | N.C.     | Not internally connected.<br>Provision for clearance on the PCB to meet safety requirements. (Note1)            |
| 3       | N.C.     | Not internally connected.<br>Provision for clearance on the PCB to meet safety requirements. <sup>(Note1)</sup> |
| 4       | N.C.     | Not internally connected.<br>Provision for clearance on the PCB to meet safety requirements. <sup>(Note1)</sup> |
| 5       | VS       | Bulk voltage sense input.                                                                                       |
| 6       | PFCOFF   | Output signal for controlling PFC device.                                                                       |
| 7       | LLC_EN   | Enable input. H is enable, L is disable.                                                                        |
| 8       | OVP      | Over voltage protect detection pin.                                                                             |
| 9       | OTP      | Over temperature protect detection pin.                                                                         |
| 10      | СОМ      | Test pin.                                                                                                       |
| 11      | FB       | Output feedback voltage input.                                                                                  |
| 12      | CS       | Current sense voltage input.                                                                                    |
| 13      | N.C.     | Not internally connected.<br>Provision for clearance on the PCB to meet safety requirements. <sup>(Note1)</sup> |
| 14      | OUTL     | Control output signal for low side FET of Half-bridge power stage.                                              |
| 15      | GND      | Ground connection.                                                                                              |
| 16      | OUTH     | Control output signal for high side FET of Half-bridge power stage.                                             |
| 17      | N.C.     | Not internally connected.<br>Provision for clearance on the PCB to meet safety requirements. <sup>(Note1)</sup> |
| 18      | VREG     | Internal regulator output.                                                                                      |
| 19      | N.C.     | Not internally connected.<br>Provision for clearance on the PCB to meet safety requirements. (Note1)            |
| 20      | VCC      | Input power supply.                                                                                             |

(Note1) Do not connect to other pins.

# **Block Diagram**



# **Description of Blocks**

- VREG LDO
  - Block creating internal reference voltage 5V (Typ.).
- VREF
- Reference voltage for internal blocks.
- AC UVLO

AC input disconnection detection circuit. When the AC input disconnection is detected, OUTH/OUTL turns off, and when XCAP\_DIS\_OFF=1, it initiates X capacitor discharge.

VREG UVLO

An internal low-voltage detection circuit. When low voltage is detected, all registers are reset and OUTH/OUTL are turned off. When the VREG voltage recovers over V<sub>VREGUVLO\_R</sub>, this protection releases immediately.

VCC UVLO

VCC low-voltage detection circuit. When low voltage is detected, OUTH/OUTL are turned off. When the VCC voltage recovers over V<sub>VCCUVLO\_R</sub>, this protection releases immediately.

VS UVLO

VS low-voltage detection circuit. When low voltage is detected, OUTH/OUTL are turned off. When the VS voltage recovers over V<sub>VSUVLO\_R</sub>, this protection releases immediately.

VS OPEN

VS open detection circuit. VS open detection functions only before OUTH/OUTL activation. OUTH/OUTL remain OFF until the VS voltage falls below V<sub>VSOPEN\_F</sub>.

• OVP

OVP terminal over voltage detection circuit. When high voltage is detected, all OUTH/OUTL are turned off. Latch-type or Recovery-type protection is determined by RECOV\_OVP register.

• OTP

OTP terminal under voltage detection circuit. When low voltage is detected, all OUTH/OUTL are turned off. Latch-type or Recovery-type protection is determined by RECOV\_OTP register.

• TSD

IC internal over temperature detection circuit. When over temperature is detected, OUTH/OUTL are turned off. When IC temperature recovers below  $T_{TSD_F}$ , this protection releases immediately.

LLC\_EN I/F

LLC\_EN terminal H/L detection circuit. When LLC\_EN is low level, OUTH/OUTL are turned off. When LLC\_EN is high level, this constraint releases immediately.

- COM I/F
  - This is a test circuit intended for test purposes. Ensure to connect the COM terminal to a pull-down resistor.
- Soft Start

Soft start timer control circuit. This block controls OUTH/OUTL ON period during soft start. The soft start deration is set by the SS\_TIMER register.

- OSC
- Oscillation circuit for Control Logic.
- One-Time Memory
- The register map function is implemented using One-Time Memory.
- Voltage Divider
  - Divided voltage of VH for judging AC UVLO.
- X-Cap Discharge

When VH is unplugged from external power supply, X-Cap Discharge is activated to loose current of X capacitor. When XCAP\_DIS\_OFF=1, it initiates X capacitor discharge.

VCC Charger

Charge support of VCC to reach at V<sub>VCCUVLO\_R</sub> (10.5V Typ.), then current charge stops. Charge current is restart at VCC drops to V<sub>CHG\_SP</sub> (9V Typ.) once it reached V<sub>VCCUVLO\_R</sub>. And then current charge stops at V<sub>CHG\_ST</sub> (10V Typ.).

- HV Voltage Clamper
- To clamp VH voltage to supply low voltage for control chip.
- DRIVER
- Driven output for H-side and L-side gate driver.
- SLOPE Slope is merged to internal FB signal during OUTH is high.
- FB OPEN

FB terminal over voltage detection circuit. When high voltage is detected, OUTH/OUTL are turned off. Latch-type or Recovery-type protection is determined by RECOV\_OPEN\_FB register.

FB OLP

FB terminal over voltage detection circuit. When high voltage is detected, OUTH/OUTL are turned off. Latch-type or Recovery-type protection is determined by RECOV\_OLP register.

Burst Comp

FB terminal under voltage detection circuit. When low voltage is detected, OUTH/OUTL are turned off. When FB terminal voltage recovers over V<sub>FB\_BURST\_R</sub>, OUTH/OUTL are turned on immediately.

OFF Pulse Control

Timing generator circuit. Generating active period of OUTL same duration as that of OUTH.

• OCP

CS terminal over voltage detection circuit. When high voltage is detected, OUTH turns off. Once the number of overcurrent detection cycles exceeds the predetermined count set by OCP\_COUNT, both OUTH and OUTL are turned off. Latch-type or Recovery-type protection is determined by RECOV\_OCP register.

CS OPEN

CS open detection circuit. CS open detection functions only before OUTH/OUTL activation. OUTH/OUTL remain OFF until the CS voltage falls below  $V_{CSOPEN_F}$ .

- Dead Time Comp
  - These comparators judge current level for controlling adjustable dead time.

# Absolute Maximum Ratings (Ta = 25 °C)

| Parameter                                          | Symbol                                                                                                              | Rating       | Unit |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------|------|
| High Voltage Start-Up Circuit Input Voltage (Pin1) | Vvн                                                                                                                 | -0.3 to +650 | V    |
| Supply Input Voltage (Pin 20)                      | Vvcc                                                                                                                | -0.3 to +33  | V    |
| Internal Regulated Voltage (Pin 18)                | Vvreg                                                                                                               | -0.3 to +7.0 | V    |
| Input Signal (Pin 5, 7, 8, 9, 10, 11)              | V <sub>VS</sub> , V <sub>LLC_EN</sub> , V <sub>OVP</sub> ,<br>V <sub>OTP</sub> , V <sub>COM</sub> , V <sub>FB</sub> | -0.3 to +7.0 | V    |
| Input Signal (Pin 12)                              | V <sub>CS</sub>                                                                                                     | -7.0 to +7.0 | V    |
| Output Signal (Pin 6, 14,16)                       | VPFCOFF, VOUTL, VOUTH                                                                                               | -0.3 to +7.0 | V    |
| Maximum Junction Temperature                       | Tjmax                                                                                                               | 150          | °C   |
| Storage Temperature Range                          | Tstg                                                                                                                | -55 ~ +150   | °C   |

Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

Caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with thermal resistance taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating.

#### Thermal Resistance (Note1)

|                                                     |  |           | Thermal Res            |               |        |
|-----------------------------------------------------|--|-----------|------------------------|---------------|--------|
| Parameter                                           |  | Symbol    | 1s <sup>(Note 3)</sup> | 2s2p (Note 4) | - Unit |
| SSOP-B20                                            |  |           |                        |               |        |
| Junction to Ambient                                 |  | θја       | 115.4                  | 57.3          | °C/W   |
| Junction to Top Characterization Parameter (Note 2) |  | $\pi\Psi$ | 10                     | 8             | °C/W   |

(Note 1) Based on JESD51-2A (Still-Air).

(Note 2) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package.

(Note 3) Using a PCB board based on JESD51-3. (Note 4) Using a PCB board based on JESD51-5, 7.

| Layer Number of<br>Measurement Board | Material    |        | Board Size                 |           |                 |           |
|--------------------------------------|-------------|--------|----------------------------|-----------|-----------------|-----------|
| Single                               | FR-4        | 114.3m | <mark>m x 7</mark> 6.2mm x | 1.57mmt   |                 |           |
| Тор                                  |             |        |                            |           |                 |           |
| Copper Pattern                       | Thickness   |        |                            |           |                 |           |
| Footprints and Traces                | 70µm        |        |                            |           |                 |           |
| Layer Number of<br>Measurement Board | Material    | 7      | Board Size                 |           | Thermal         |           |
|                                      | <b>FD (</b> |        | 70.0                       | 1.0 1     | Pitch           | Diameter  |
| 4 Layers                             | FR-4        | 114.3m | 1m x 76.2mm x              | x 1.6mmt  | 1.20mm          | Ф0.30mm   |
| Тор                                  |             |        | 2 Internal Laye            | ers       | Bott            | tom       |
| Copper Pattern                       | Thickness   | Coppe  | er Pattern                 | Thickness | Copper Pattern  | Thickness |
| Footprints and Traces                | 70µm        | 74.2mm | n x 74.2mm                 | 35µm      | 74.2mm x 74.2mm | 70µm      |

(Note 5) This thermal via connect with the copper pattern of layers 1,2, and 4. The placement and dimensions obey a land pattern.

# **Recommended Operating Conditions**

| Parameter                     | Symbol            | Min | Тур | Max  | Unit |
|-------------------------------|-------------------|-----|-----|------|------|
| Supply Voltage for VH         | Vvн               | 80  | -   | 600  | V    |
| Supply Voltage for VCC        | V <sub>VCC</sub>  | 8   | -   | 30   | V    |
| Operating Temperature         | T <sub>OP</sub>   | -40 | +25 | +125 | °C   |
| VREG output Capacitor (Note2) | C <sub>VREG</sub> | 1   | 4.7 | -    | μF   |

(Note1) This parameter is for 10 A output. Not 100 % tested.

(Note2) Ceramic capacitor is recommended. The capacitor value including temperature change, DC bias change, and aging change must be considered. If a bulk capacitor is used with Input ceramic capacitors, please select capacitors referring page 30.

# Electrical Characteristics (Unless otherwise specified $V_{VCC}$ = 15 V)

| Parameter                                     | Symbol              | Min  | Тур  | Max   | Unit | Conditions                           |
|-----------------------------------------------|---------------------|------|------|-------|------|--------------------------------------|
| GENERAL                                       |                     |      | I    |       |      | I                                    |
| Quiescent Current<br>( Standby )              | Ivcc1               | -    | 50   | 150   | μA   | V <sub>LLCEN</sub> = 0 V             |
| Quiescent Current<br>( Latch Mode )           | Ivcc2               | -    | 150  | 350   | μA   |                                      |
| Quiescent Current<br>( Auto Recovery Mode )   | Ivcc3               | -    | 150  | 350   | μA   |                                      |
| Operating Current<br>( Operating )            | I <sub>VCC4</sub>   | -    | 1.6  | 3.2   | mA   | Fsw = 1MHz                           |
| Operating Current<br>( Burst Mode )           | Ivcc5               | -    | 150  | 350   | μA   | No Switching, V <sub>FB</sub> =1.45V |
| VCC Under Voltage Lockout<br>Detect Voltage   | VVCCUVLO_F          | 6.15 | 6.5  | 6.85  | V    | Vvcc Falling                         |
| VCC Under Voltage Lockout<br>Release Voltage  | Vvccuvlo_r          | 10   | 10.5 | 11    | V    | Vvcc Rising                          |
| VREG Output Voltage                           | VVREG               | 4.8  | 5.0  | 5.2   | V    |                                      |
| VREG Under Voltage Lockout<br>Detect Voltage  | Vvreguvlo_f         | 4.05 | 4.3  | 4.55  | V    | V <sub>VREG</sub> Falling            |
| VREG Under Voltage Lockout<br>Release Voltage | Vvreguvlo_r         | 4.25 | 4.5  | 4.75  | V    | VVREG Rising                         |
| VH STARTUP                                    |                     |      |      |       |      |                                      |
| VCC Recharge Start Voltage                    | V <sub>CHG_ST</sub> | 8.55 | 9    | 9.45  | V    | V <sub>VCC</sub> Falling             |
| VCC Recharge Stop Voltage                     | VCHG_SP             | 9.55 | 10   | 10.45 | V    | Vvcc Rising                          |
| Startup Current 1                             | ISTART1             | 0.1  | 0.3  | 1.0   | mA   | V <sub>VCC</sub> = 0 V               |
| Startup Current 2                             | I <sub>START2</sub> | 1.3  | 3    | 6.5   | mA   | V <sub>VCC</sub> = 10.05 V           |
| Startup Off Current                           | ISTART_OFF          |      | 10   | 25    | μA   | V <sub>VH</sub> = 400 V              |
| VH SENSE                                      |                     |      |      |       |      |                                      |
| AC Unplug Detect Voltage 0                    | VACUVLO0_F          | 50   | 57   | 63    | V    | V∨⊢ Falling                          |
| AC Unplug Release Voltage 0                   | VACUVLO0_R          | 75   | 85   | 95    | V    | V <sub>VH</sub> Rising               |
| AC Unplug Detect Voltage 1                    | VACUVLO1_F          | 87   | 99   | 111   | V    | V <sub>VH</sub> Falling              |
| AC Unplug Release Voltage 1                   | VACUVLO1_R          | 112  | 127  | 142   | V    | V <sub>VH</sub> Rising               |
| AC Unplug Detect Voltage 2                    | VACUVLO2_F          | 125  | 141  | 158   | V    | V∨⊢ Falling                          |
| AC Unplug Release Voltage 2                   | VACUVLO2_R          | 150  | 170  | 190   | V    | V <sub>VH</sub> Rising               |
| AC Unplug Detect Voltage 3                    | VACUVLO3_F          | 162  | 184  | 205   | V    | V <sub>∨н</sub> Falling              |
| AC Unplug Release Voltage 3                   | VACUVLO3_R          | 187  | 212  | 237   | V    | VvH Rising                           |
| AC Unplug Detect Voltage 4                    | VACUVLO4_F          | 200  | 226  | 253   | V    | V <sub>VH</sub> Falling              |
| AC Unplug Release Voltage 4                   | VACUVLO4_R          | 225  | 255  | 285   | V    | V∨ <sub>H</sub> Rising               |
| AC Unplug Detect Voltage 5                    | VACUVLO5_F          | 237  | 269  | 300   | V    | V <sub>VH</sub> Falling              |
| AC Unplug Release Voltage 5                   | VACUVL05_R          | 262  | 297  | 332   | V    | VvH Rising                           |
| AC Unplug Detect Voltage 6                    | VACUVLO6_F          | 275  | 311  | 348   | V    | V <sub>VH</sub> Falling              |
| AC Unplug Release Voltage 6                   | VACUVLO6_R          | 299  | 339  | 379   | V    | V∨ <sub>H</sub> Rising               |
| AC Under Voltage Lockout Timer                | t <sub>ACUVLO</sub> | TBD  | TBD  | TBD   | ms   |                                      |

# Electrical Characteristics (Unless otherwise specified Vvcc = 15 V)

| Parameter                                        | Symbol                 | Min                     | Тур                     | Max                     | Unit | Conditions                                  |
|--------------------------------------------------|------------------------|-------------------------|-------------------------|-------------------------|------|---------------------------------------------|
| BULK PROTECTION                                  | 1                      | 1                       |                         |                         |      | 1                                           |
| VS Pin Outflow Current                           | lvs                    | -                       | 0.05                    | 0.10                    | μA   |                                             |
| VS Open Protection Detect Voltage                | VVSOPEN_R              | $V_{VREG} \times 0.60$  | $V_{VREG} \times 0.70$  | $V_{VREG} \times 0.80$  | V    | Vvs Rising                                  |
| VS Open Protection Release Voltage               | Vvsopen_f              | $V_{VREG} \times 0.525$ | $V_{VREG} \times 0.625$ | $V_{VREG} \times 0.725$ | V    | Vvs Falling                                 |
| VS Under Voltage Lockout<br>Detect Voltage       | VVSUVLO_F              | 0.525                   | 0.570                   | 0.615                   | V    | V <sub>vs</sub> Falling                     |
| VS Under Voltage Lockout<br>Release Voltage      | Vvsuvlo_r              | 0.575                   | 0.620                   | 0.665                   | V    | Vvs Rising                                  |
| /S Under Voltage Lockout Timer                   | t <sub>VSUVLO</sub>    | 102                     | 128                     | 154                     | ms   |                                             |
| PFC OFF                                          |                        |                         |                         |                         |      |                                             |
| VS Drop Detect Voltage                           | V <sub>VS_DROP_F</sub> | 1.04                    | 1.13                    | 1.22                    | V    | V <sub>vs</sub> Falling                     |
| VS Drop Release Voltage                          | Vvs_drop_r             | 0.99                    | 1.08                    | 1.17                    | V    | Vvs Rising                                  |
| PFC OFF On Resistance                            | Rpfcoff                | 5                       | 20                      | 100                     | Ω    | IPFCOFF = 1mA                               |
| PFC OFF Leak Current                             | IPFCOFF_LEAK           | -                       | 0                       | 10                      | μA   | Vpfcoff = 5V                                |
| CONTROLLER OUTPUTS                               |                        |                         |                         |                         |      |                                             |
| Output Voltage Rise time                         | toн                    | -                       |                         | 10                      | ns   | Cload = 100 pF<br>10 - 90% of Output Signal |
| Output Voltage Fall time                         | toL                    | -                       | -                       | 10                      | ns   | Cload = 100 pF<br>10 - 90% of Output Signal |
| Output Voltage High                              | Vон                    | Vvreg<br>- 0.1          | Vvreg<br>- 0.05         | Vvreg                   | V    | lload = -1mA                                |
| Output Voltage Low                               | V <sub>OL</sub>        | 0                       | 0.05                    | 0.1                     | V    | lload = +1mA                                |
| Maximum Frequency                                | Fsw_max                | 1200                    | 1500                    | 1800                    | kHz  |                                             |
| Minimum Frequency                                | Fsw_min                | 240                     | 300                     | 360                     | kHz  |                                             |
| СОМ                                              |                        |                         |                         |                         |      |                                             |
| COM Leak Current                                 | Ісом                   | -                       | 0                       | 10                      | μA   | V <sub>COM</sub> = 5V                       |
| LLC_EN                                           |                        |                         |                         |                         |      |                                             |
| LLC_EN high level threshold                      | VLLCEN_HI              | 4                       | -                       | VVREG                   | V    | VLLCEN Rising                               |
| LLC_EN low level threshold                       | VLLCEN_LO              | 0                       | -                       | 1                       | V    | VLLCEN Falling                              |
| OUTPUT PROTECTION                                |                        |                         |                         |                         |      |                                             |
| FB Pin Pullup Resistance                         | Rfb                    | 15                      | 18                      | 21                      | kΩ   |                                             |
| FB Burst Mode Detect Voltage                     | VFB_BURST_F            | 1.15                    | 1.29                    | 1.43                    | V    | V <sub>FB</sub> Falling                     |
| FB Burst Mode Release Voltage                    | VFB_BURST_R            | 1.30                    | 1.45                    | 1.60                    | V    | VFB Rising                                  |
| FB Overload Protection<br>Detect Voltage         | VFB_OLP_R              | 2.05                    | 2.2                     | 2.35                    | V    | V <sub>FB</sub> Rising                      |
| FB Overload Protection<br>Release Voltage        | Vfb_olp_f              | 1.95                    | 2.1                     | 2.25                    | V    | V <sub>FB</sub> Falling                     |
| FB Overload Protection Timer                     | <b>t</b> FBOLP         | 44                      | 64                      | 84                      | ms   |                                             |
| FB Open Protection Detect Vol <mark>tag</mark> e | VFBOPEN_R              | 2.3                     | 2.45                    | 2.6                     | V    | VFB Rising                                  |
| FB Open Protection Release Voltage               | V <sub>FBOPEN_F</sub>  | 2.2                     | 2.35                    | 2.5                     | V    | V <sub>FB</sub> Falling                     |
| FB Open Protection Timer                         | <b>t</b> FBOPEN        | 1.4                     | 2                       | 2.6                     | ms   |                                             |
| OUTPUT CURRENT PROTECTION                        |                        |                         |                         |                         |      |                                             |
| Over Current Protection<br>Detect Voltage        | VOCP                   | 1.8                     | 1.9                     | 2.0                     | V    |                                             |
| CS Open Protection Detect Voltage                | VCSOPEN_R              | 2.35                    | 2.5                     | 2.65                    | V    | Vcs Rising                                  |
| FAULT FUNCTION                                   |                        | 1                       |                         | ·                       |      | 1                                           |
| OTP Pin Outflow Current                          | Іотр                   | 3                       | 4                       | 5                       | uA   |                                             |
| Over Temperature Protection<br>Detect Voltage    | VOTP_FAULT_F           | 0.36                    | 0.4                     | 0.44                    | V    | V <sub>OTP</sub> Falling                    |
| Over Temperature Protection<br>Release Voltage   | Votp_fault_r           | 0.81                    | 0.9                     | 0.99                    | V    | VOTP Rising                                 |

# BD85080FV-LB

| Over Temperature Protection<br>Filter Delay            | totp_dly                 | 22.5 | 35.0 | 50.0 | us | Votp Falling            |
|--------------------------------------------------------|--------------------------|------|------|------|----|-------------------------|
| Over Temperature Protection<br>Blanking During Startup | totp_blank               | 4    | 5    | 6    | ms |                         |
| Over Voltage Protection<br>Detect Voltage              | V <sub>OVP_FAULT_R</sub> | 0.81 | 0.9  | 0.99 | V  | V <sub>OVP</sub> Rising |
| Over Voltage Protection<br>Release Voltage             | Vovp_fault_f             | 0.36 | 0.4  | 0.44 | V  | Vove Falling            |
| Over Voltage Protection<br>Filter Delay                | tovp_dly                 | 22.5 | 35.0 | 50.0 | us | VovP Rising             |
| Thermal Shutdown Threshold Rising                      | T <sub>TSD_R</sub>       | -    | 175  | -    | °C | Tj Rising               |
| Thermal Shutdown Threshold Falling                     | T <sub>TSD_F</sub>       | -    | 150  | -    | °C | Tj Falling              |

# **Function Explanation**

Basic Control (Current Mode Control) 1.

Mode Control operation

(1) High to Low transition of OUTH Comparing FB proportional signal and CS proportional signal. Current slope is available to prevent subharmonic oscillation. Current slope ends to rise when OUTH falls.

(2) Low to High transition of OUTL

Switching is done passing after dead time.

(3) High to Low transition of OUTH

Used by analog timer, OUTL high period equals previous OUTH high period.

(4) Low to High transition of OUTH



2. Startup Sequence



Figure 6. Shutdown Sequence

3. Starting up circuit and x2 Cap discharge function

This IC has a built-in start-up circuit. It achieves low standby power and high-speed startup. When AC input voltage is applied, the start-up current is charged to VCC pin from VH pin though the startup circuit. The charge is stopped after the VCC pin voltage rises and VCC UVLO is released.



High Voltage Startup

The IC has built-in starter circuit that withstands 650V.

At startup,  $V_{VCCUVLO_R}$  < VCC, the IC releases the inside UVLO and ON the inside regulator.



#### VCC recharge function

If the VCC pin voltage drops to less than  $V_{CHG_ST}$  after once the VCC pin becomes more than  $V_{VCCUVLO_R}$  and the IC starts to operate, the VCC recharge function operates. At this time, the VCC pin is recharged from the VH pin by the start-up circuit. After charging the VCC pin, charging is terminated when the VCC pin rises to  $V_{CHG_SP}$ . This operation is shown in the figure below.

Figure 9. VCC Startup Charging Operation shows VCC recharge function when OUTH/L switching stops in case of brown out or fault state.



X2 Cap Discharge Function (optional)

When the AC voltage is not detected longer than t<sub>ACUVLO</sub> (such as the plug is pulled out), X capacitor discharge function starts to operate. X capacitor is discharged to GND through start-up circuit.

The timing chart of the X capacitor discharge operation is shown below.



- 4. Soft start function
- SS\_TIMER is soft start period.



5. Resonant tank stabilization at startup

At startup, switching is skipped when CS voltage exceeds Vcs\_st. By this, resonant tank can quickly stabilize and reduce the number of hard switching.



Figure 12.Startup Waveform for Fast Resonant Tank Stabilization

Also, First OUTL period is set 2us (Typ) in order to charge bootstrap capacitor.

The internal CS is pulled down at the start of switching when the CS voltage cannot reflect the current information. The pull-down period ( $t_{CS_{PD}}$ ) is CS\_PD\_STRT\_CYC.

CS\_PD\_STRT\_CYC (Number of switching cycles) 16

6. Limiting SW frequency

FREQ\_MAX defines the maximum switching frequency, which corresponds to the minimum OUTH/OUTL on time.

FREQ\_MAX (kHz) 1500

FREQ\_MIN defines the minimum switching frequency, which corresponds to the maximum OUTH/OUTL on time.

FREQ MIN (kHz) 300 7. Output ripple cancelation function (optional) Line Feed Forward (LFF) system is implemented in the controller to compensate for Bulk voltage variation. The LFF signal that is apply to internal FB voltage is VS pin voltage proportional. The different input voltage sensed by VS pin creates change on internal FB signal.

8. Burst Mode Operation at Light Load

There are 3 burst optional modes.

Quiet burst mode (**optional**) In burst mode, the burst frequency does not fall below 25(TBD) KHz.

High efficiency burst mode In this burst mode, the burst frequency drops below 25 KHz.

High efficiency quiet burst mode (**optional**) In this burst mode, the burst frequency falls below 25 KHz. However, the noise is minimized through a proprietary method.

Off burst mode (optional)

There is no burst mode behavior.



Quiet burst mode (optional)

After FB reaches below V<sub>FB\_BURST\_F</sub>, the IC enters burst mode and stops switching. In the quiet burst mode, the IC exits burst mode after FB exceeds VFB\_BURST\_R, or when the OUTH/L skipping period reaches 40(TBD) us. It then restarts switching from OUTL on, and the on-time period is defined by FREQ\_MAX. In quiet burst mode, PFCOFF pin is always low.



High efficiency burst mode

After FB reaches below  $V_{FB_BURST_F}$ , the IC enters burst mode and stops switching. After FB exceeds  $V_{FB_BURST_R}$ , the IC exits burst mode and restarts switching from OUTL on and the on time period is defined by FREQ\_MAX.



Figure 15. Light Load Operation

High efficiency quiet burst mode (optional)

In high efficiency quiet burst mode, V<sub>FB\_BURST\_F</sub> is not a fixed value.

After FB exceeds V<sub>FB\_BURST\_R</sub>, the IC exits burst mode and restarts switching from OUTL on and the on time period is defined by FREQ\_MAX.

#### 9. PFCOFF

When output load is very low, PFCOFF pin goes high, allowing this IC to halt PFC.

[Detect Condition]

1. OUTH/OUTL toggling stopped continuously more than 1ms.

[Release Condition]

- 1. OUTH/OUTL toggles 16 times
- 2. Or  $V_{VS}$  is lower than  $V_{VS\_DROP_R}$
- 10. Avoiding the out of resonance condition (optional)

Out-of-resonance would occur below f1 frequency.

Operating frequency is set by minimum (f1) and maximum (f2) switching frequency register.



11. Adjustable Dead Time by load current

Load current adjust dead time after soft start. During soft start, dead time is fixed period.

Dead time is adjusted by 3 levels of Load and their thresholds of their voltage are DEADTIME\_TH\_LM and DEADTIME\_TH\_MH. Each levels of Load has its dead time which is DEADTIME\_LIGHT, DEADTIME\_MID and DEADTIME\_HEAVY.

Load current adjusts dead time after soft start. During soft start, dead time is fixed at DEADTIMD\_LIGHT.



- Figure 18. Dead Time Adjust Timing shows  $V_{CS}$  judgement period and dead time affect timing. (A) :  $V_{CS}$  judgement period is one switching cycle. (B), (C): Judged dead time affects next switching cycle.



12. Line Feed Forward (optional)

Line feed forward compensate bulk voltage variation. Bulk voltage variation changes slope inclination.

In LLC topology, Vout gain depends on output load. In general, if load is light, gain is large and vice versa. And output load affects bulk ripple voltage. In general, if load is light, ripple is smaller and vice versa. Also, Vout gain depends on transformer.

There are 3 parameters to adjust them. Slope = (Selected FB\_SLOPE) x (LFF\_GAIN\_L or LFF\_GAIN\_M or LFF\_GAIN\_H)

LFF\_GAIN\_L, LFF\_GAIN\_M and LFF\_GAIN\_H are coefficients for slope gradient ratio.

Vcs and iload have proportional relationship. DEADTIME\_TH\_LM and DEADTIME\_TH\_MH classify 3 ranges of output current load. And those classification assign LFF\_GAIN\_L, LFF\_GAIN\_M and LFF\_GAIN\_H.



#### 13. Latched Protection

Once being in latched protection mode, recovery method is AC plug after AC unplug. When AC line is unplugged, VCC voltage drops and VREG UVLO makes IC reset.

Figure 19. Latched Protection shows a latched protection recovery example caused by OVP.



14. Auto-recovery Protection (optional)

In auto-recovery protection mode, after detecting a fault, internal timer counts up until it reaches t<sub>AUTOREC</sub>. Even if some other faults or same fault would be detected again, its internal timer continues counting up without reset the counter.

When it reaches tAUTOREC, this controller restart from soft start.





# Function Explanation – continued

# Protections

#### 1. Fault summary

Table X shows protection features, the conditions needed to set or reset the fault, and the action of the IC.for the given fault.

|        | Protection                   | Detect Condition                                                           | Release Condition                                   | Controller Action                                                                       | Related Pl |
|--------|------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------|------------|
|        | VCC UVLO                     | V <sub>VCC</sub> < V <sub>VCCUVLO_F</sub>                                  | V <sub>VCC</sub> > V <sub>VCCUVLO_R</sub>           | <ul> <li>Disable OUTH/OUTL</li> <li>Disable all analog blocks except LDO,</li> </ul>    | VCC        |
|        |                              |                                                                            |                                                     | VREF, OSC, VCC charger                                                                  |            |
|        | VREG UVLO                    | V <sub>VREG</sub> < V <sub>VREGUVLO_F</sub>                                | V <sub>VREG</sub> > V <sub>VREGUVLO_R</sub>         | - Disable OUTH/OUTL<br>- Disable all analog blocks                                      | VREG       |
|        |                              | V <sub>VH</sub> < V <sub>ACUVLO0_F</sub>                                   | VVH > VACUVLOO R                                    | - Disable all analog blocks                                                             |            |
| tional | AC UVLO (Line BO)            | V <sub>VH</sub> < V <sub>ACUVLOO_R</sub> & t <sub>ACUVLO</sub> expieres    |                                                     | - Maintain VCC by VH current source                                                     | VH         |
|        | VS UVLO (Bulk UVLO)          | Vys < Vysuvlo F                                                            | Vvs > Vvsuvio R                                     | - Disable OUTH/OUTL                                                                     |            |
|        |                              | VVS VVSUVLO_F                                                              | Vvs > Vvsuvlo_R                                     | - Maintain VCC by VH current source                                                     | VS         |
|        | OCP                          | V <sub>cs</sub> > V <sub>ocP</sub> (Cycle by Cycle)                        | Master Reset (Latch mode)                           | - Disable OUTH/OUTL                                                                     | CS         |
|        | OCF                          | V <sub>CS</sub> > V <sub>OCP</sub> & Det-count > 32 (OCP_COUNT)            | t <sub>autorec</sub> expires (Auto restart mode)    | - Maintain VCC by VH current source                                                     | 00         |
| tional | Over Temperature Protection  | V < V & T olanson                                                          | Master Reset (Latch mode)                           | - Disable OUTH/OUTL                                                                     | OTP        |
| lional | over remperature Protection  | V <sub>OTP</sub> < V <sub>OTP_FAULT</sub> & T <sub>OTP_BLANK</sub> elapses | tautorec expires (Auto restart mode)                | - Maintain VCC by VH current source                                                     | UIF        |
| tional | OVP                          | N > N                                                                      | Master Reset (Latch mode)                           | - Disable OUTH/OUTL                                                                     | OVP        |
| lional | OVF                          | V <sub>OVP</sub> > V <sub>OVP_FAULT</sub>                                  | t <sub>autorec</sub> expires (Auto restart mode)    | Maintain VCC by VH current source                                                       | UVP        |
|        | OLP                          | V > V & t overieres                                                        | Master Reset (Latch mode)                           | - Disable OUTH/OUTL                                                                     | FB         |
|        | OLP                          | $V_{FB} > V_{FBOLP} \& t_{FBOLP}$ expieres                                 | t <sub>autorec</sub> expires (Auto restart mode)    | - Maintain VCC by VH current source                                                     | I D        |
| tional | Open Feedback Loop Detection | V > V & t oursieres                                                        | Master Reset (Latch mode)                           | - Disable OUTH/OUTL                                                                     | FB         |
| tional | Open Feedback Loop Detection | $V_{FB} > V_{FBOPEN} \& t_{FBOPEN}$ expieres                               | t <sub>autorec</sub> expires (Auto restart mode)    | - Maintain VCC by VH current source                                                     | FD         |
|        | VS Open Protection           | $V_{VS} > V_{VSOPEN_R}$ valid only in Startup state                        | $V_{VS} < V_{VSOPEN_F}$ valid only in Startup state | <ul> <li>Staying in Startup state</li> <li>Maintain VCC by VH current source</li> </ul> | VS         |
|        | CS Open Protection           | $V_{CS} > V_{CSOPEN_R}$ valid only in Startup state                        | $V_{CS} < V_{CSOPEN_F}$ valid only in Startup state | - Staying in Startup state<br>- Maintain VCC by VH current source                       | CS         |
|        | Thermal Shutdown Protection  | T > T                                                                      | TAT                                                 | - Disable OUTH/OUTL                                                                     | intern     |
|        | Thermal Shutdown Protection  | T <sub>j</sub> > T <sub>TSD_R</sub>                                        | $T_j > T_{TSD_F}$                                   | - Maintain VCC by VH current source                                                     | interna    |

2

#### 1. VCC UVLO

VCC UVLO detects when  $V_{VCC}$  is lower than  $V_{VCCUVLO_F}$ . VCC UVLO releases when  $V_{VCC}$  exceeds  $V_{VCCUVLO_R}$ .

In the case of VCC UVLO, the states goes to "Standby", and OUTH/OUTL are disabled. And disabling all analog blocks except VREF, OSC and VCC charger.

#### 2. VREG UVLO

VREG UVLO detects when  $V_{\text{VREG}}$  is lower than  $V_{\text{VREGUVLO}\_F}.$  VREG UVLO releases when  $V_{\text{VREG}}$  exceeds  $V_{\text{VREGUVLO}\_R}.$ 

In the case of VREG UVLO, the states goes to "Standby", and OUTH/OUTL are disabled. And disabling all analog blocks except VCC charger.

# 3. AC UVLO (optional)

To detect AC unplug and AC UVLO, there are 7 comparator for VH pin. ACCMP\_0, ACCMP\_1, ACCMP\_2, ACCMP\_3, ACCMP\_4, ACCMP\_5, ACCMP\_6 are those comparator outputs. AC\_STP\_CNT is a counter and it counts up to t<sub>ACUVLO</sub> period. AC\_STP\_CNT resets at any rising edge of ACCMP. AC\_UVLO (AC unplug) is detected when the AC\_STP\_CNT reaches t<sub>ACUVLO</sub>.





If AC UVLO is detected, the system transitions to the 'Startup' state, disabling OUTH/OUTL. Additionally, the X capacitor discharge function is activated until detecting rising edge of ACCMP.

AC UVLO detection timer (t<sub>ACUVLO</sub>) is defined by AC\_UVLO\_TIMER.

AC\_UVLO\_TIMER (ms) TBD

4. VS UVLO

VS UVLO detects when Vvs is lower than VvsuvLo F VS UVLO releases when Vvs exceeds VvsuvLo\_R.

If VS UVLO detection keeps more than tvsuvLO, the states goes to "Startup", and OUTH/OUTL are disabled. OUTH/OUTL restarts toggling if Vvs exceeds VvsuvLO\_R.

VS UVLO detection timer (tvsuvLo) is defined by VS\_UVLO\_TIMER.



#### 5. OCP (Protection)

OCP detection from the CS terminal is much faster than from the FB terminal. This helps to reduce stress on power stage components.

The CS pin signal is monitored by the dedicated CS fault comparator.



OCP checking occurs every switching cycle. When the OCP counter (ocp\_det\_cnt) reaches or exceeds the defined threshold by OCP\_COUNT, OUTH/OUTL is disabled. The OCP counter (ocp\_det\_cnt) can be reset by the ocp\_undet\_cnt counter when ocp\_undet\_cnt equals the defined threshold by OCP\_COUNT. ocp\_undet\_cnt can be reset if OCP detection occurs.



6. OCP (pulse-by-pulse)

Detect OCP at CS voltage threshold and OUTH is turned-OFF. OUTL is turned-ON for the time OUTH was ON. When OCP is detected, the frequency is increased, Gain is lowered, and output current is reduced. This operation is repeated every cycle.

When OCP is detected at the CS voltage threshold (V<sub>OCP</sub>), OUTH is turned OFF. Additionally, OUTL is turned ON for the duration that OUTH was previously ON. Upon detecting OCP, the frequency is increased, gain is lowered, and output current is reduced. This entire operation is repeated every cycle.



Figure 34. OCP (pulse-by-pulse)

7. OVP (Over Voltage Protection) (optional)

OVP detects when V<sub>OVP</sub> is lower than V<sub>OVP\_F</sub>. OVP releases when V<sub>OVP</sub> exceeds V<sub>OVPR</sub>.

In the case of OVP, the states goes to "Standby", and OUTH/OUTL are disabled. Maintain VCC by VH current source

When the OVP terminal is not in use, connect GND through a pull-down resistor. The figure below provides an example of how to implement VCC OVP."





8. OLP (Overload Protection)

The overload protection is implemented by monitoring the voltage of the FB pin. When the FB pin voltage reaches the  $V_{FB_OLP}$  level, the FB OLP comparator is triggered, and the FB OLP timer is activated. Once the FB OLP condition is resolved, the FB OLP timer is reset. Upon confirmation of the FB OLP condition by the FB OLP timer ( $t_{FB_OLP}$ ), the controller disables OUTH/OUTL and enters protection mode.



#### 9. FB OPEN (optional)

The FB OPEN protection is implemented by monitoring the voltage of the FB pin. When the FB pin voltage reaches the  $V_{FB_OPEN}$  level, the FB OPEN comparator is triggered, and the FB OPEN timer is activated. Once the FB OPEN condition is resolved, the FB OPEN timer is reset. Upon confirmation of the FB OPEN condition by the FB OPEN timer ( $t_{FB_OEPN}$ ), the controller disables OUTH/OUTL and enters protection mode.



10. OTP (Over Temperature Protection) (optional)

OTP detects when V\_{OTP} is below V\_{OVP\_FAULT\_F}. OTP releases when V\_{OTP} exceeds V\_{OTP\_FAULT\_R}.

In the case of OTP, the states goes to "Standby", and OUTH/OUTL are disabled. Maintain VCC by VH current source



Figure 38. OTP (Over Temperature Protection)

11. VS Open Protection

VS open protection detects when V<sub>VS</sub> exceeds V<sub>VSOPEN\_R</sub>. VS open protection releases when V<sub>VS</sub> is lower than V<sub>VSOPEN\_F</sub>.

VS Open Protection is assessed only before OUTH/OUTL starts toggling. If VS Open Protection is detected, OUTH/OUTL toggling will not start.



- 12. CS Open Protection
- CS open protection detects when  $V_{CS}$  exceeds  $V_{CSOPEN_R}$ .

CS open protection releases when  $V_{CS}$  is lower than  $V_{CSOPEN_F}$ .

CS Open Protection is assessed only before OUTH/OUTL starts toggling. If CS Open Protection is detected, OUTH/OUTL toggling will not start.



Figure 40. CS Open Protection

13. Internal TSD

Internal TSD detects when Junction temperature (Tj) exceeds TSD detection temperature ( $T_{TSD_R}$ ). Internal TSD releases when Tj falls below the TSD release temperature ( $T_{TSD_F}$ ).

In the case of internal TSD, the states goes to "Standby", and OUTH/OUTL are disabled. And disabling all analog blocks except VCC charger by VH current source.

www.rohm.com © 2025 ROHM Co., Ltd. All rights reserved. TSZ22111 • 15 • 001

# **Application Examples**

1. Typical application example without line signal for LLC controller

VCC is controlled from PFC controller by HV startup function. LLC starts up by releasing VS UVLO.







# **Application Examples - continued**

Shutdown by VS UVLO

This is a LLC shutdown example caused by AC unplug. LLC is shut down by detecting VS UVLO.



Where VO is the output voltage, and VIN\_DC\_NOM is the typical DC input voltage.

# I/O Equivalent Circuits



Figure 4722. I/O Equivalent Circuits

# **Operational Notes**

#### 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

#### 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition. However, pins that drive inductive loads (e.g. motor driver outputs, DC-DC converter outputs) may inevitably go below ground due to back EMF or electromotive force. In such cases, the user should make sure that such voltages going below ground will not cause the IC and the system to malfunction by examining carefully all relevant factors and conditions such as motor characteristics, supply voltage, operating frequency and PCB wiring to name a few.

#### 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

#### 5. Recommended Operating Conditions

The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics.

#### 6. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

#### 7. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

#### 8. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

#### 9. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

## **Operational Notes – continued**

#### 10. Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



# 11. Ceramic Capacitor

When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

#### 12. Thermal Shutdown Circuit (TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation. Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

#### 13. Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.





# **Revision History**

| Date        | Revision | Changes     |
|-------------|----------|-------------|
| 21.Aug.2023 | 001      | New Release |
| 17.Jan.2024 | 005      | Update      |
| 22.Feb.2024 | 006      | Update      |
| 6.Dec.2024  | 007      | Update      |

# Notice

#### **Precaution on using ROHM Products**

 If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

| JAPAN   | USA    | EU         | CHINA  |
|---------|--------|------------|--------|
| CLASSII | CLASSI | CLASS II b | CLASSⅢ |
| CLASSⅣ  |        | CLASSII    |        |

2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:

[a] Installation of protection circuits or other protective devices to improve system safety

[b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure

- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

## Precautions Regarding Application Examples and External Circuits

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

#### Precaution for Storage / Transportation

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### Precaution for Disposition

When disposing Products please dispose them properly using an authorized industry waste company.

#### Precaution for Foreign Exchange and Foreign Trade act

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

## **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.