

# AC/DC Converter IC Asymmetric Half Bridge Converter IC

# BM1AH001FV-LB

#### **General Description**

This is the product guarantees long time support in industrial market. BM1AH001FV-LB is an asymmetric half bridge AC/DC converter that provides an optimum system for all products which has an electrical outlet. Resonant operation enables soft switching and helps to keep the EMI low. The burst operation reduces power consumption at light load. BM1AH001FV-LB includes various protection functions, such as soft start function, burst operation function, over current protection, over voltage protection, overload protection.

#### Features

- Long Time Support Product for Industrial Applications
- Wide Operating Range for VCC Pin Voltage
- ZVS Operation for Low EMI and High Efficiency
- Bottom Skip Control
- Burst Operation at Light Load
- Soft Start Function
- VCC UVLO Protection
- AC UVLO Protection
- VS UVLO Protection
- X-Capacitor Discharge Function

# **Typical Application Circuit**





OProduct structure : Silicon integrated circuit OThis product has no designed protection against radioactive rays.

# **Pin Configuration**



# **Pin Descriptions**

| Pin No.       | Pin Name | 1/0 | Function                           |  |  |  |
|---------------|----------|-----|------------------------------------|--|--|--|
| 1             | VCLP     | 0   | Clamped power supply output pin    |  |  |  |
| 2-3, 5, 17-19 | N.C.     | -   | Non-connection <sup>(Note 1)</sup> |  |  |  |
| 4             | PWMH     | 0   | High side PWM output pin           |  |  |  |
| 6             | PWML     | 0   | Low side PWM output pin            |  |  |  |
| 7             | CS       |     | Current sense pin                  |  |  |  |
| 8             | FB       |     | Feedback signal pin                |  |  |  |
| 9             | ADJ1     |     | Parameter adjustment pin 1         |  |  |  |
| 10            | ADJ2     | Ι   | Parameter adjustment pin 2         |  |  |  |
| 11            | ADJ3     | I   | Parameter adjustment pin 3         |  |  |  |
| 12            | VS       |     | Bulk voltage sense pin             |  |  |  |
| 13            | PFCOFF   | 0   | PFCOFF signal output pin           |  |  |  |
| 14            | ZT       | I   | Zero current detection pin         |  |  |  |
| 15            | GND      | 0   | Ground pin                         |  |  |  |
| 16            | VCC      | I   | Power supply input pin             |  |  |  |
| 20            | VH       | I   | Starter circuit input pin          |  |  |  |

(Note1) Do not connect to other pins.

# Block Diagram



# **Description of Blocks**

#### 1 Startup Circuit

This IC has a built-in start-up circuit. It achieves low standby power and high-speed startup. When AC input voltage is applied, the start-up current is charged to VCC pin from VH pin though the startup circuit. The charge is stopped after the VCC pin voltage rises and VCC UVLO is released.

#### 1.1 AC Under Voltage Lockout (AC UVLO)

The AC voltage occurs at VH pin when input power supply is applied.

The switching operation does not start until the peak voltage of VH pin becomes more than V<sub>ACUVLO</sub> after VCC pin voltage is charged to more than V<sub>UVLO1</sub> through the start-up circuit. When VH pin peak voltage is more than V<sub>ACUVLO</sub>, AC UVLO is released, and IC starts switching. If input power supply is stopped, VH pin peak voltage becomes lower than V<sub>ACUVLO</sub>, for t<sub>ACUVLO</sub>, the AC UVLO is detected, and IC stops switching.

#### 1.2 X Capacitor Discharge Function

When the AC voltage is not detected any more for t<sub>ACUVLO</sub> (such as the plug is pulled out). X capacitor discharge function starts to operate. X capacitor is discharged to GND through start-up circuit.



#### 1.2 X Capacitor Discharge Function – continued

The timing chart of the X capacitor discharge operation is shown in figure 2.



F: Same as D.

- G: Same as C.
- H: Same as D.
- I: When the VCC pin voltage becomes less than V<sub>CHG1</sub>, the VCC recharge function operates. However, the current supply to the VCC pin decreases and the VCC pin voltage continues to drop because of the low VH pin voltage. J: When the VCC pin voltage becomes less than VUVLO2, VCC UVLO operates.

# 2 Startup Sequence

The startup sequence is shown in Figure 3.



- A: The VH pin voltage is applied and the VCC pin voltage rises.
- B: If the VCC pin voltage becomes more than V<sub>UVL01</sub>, the IC starts to operate. And if the IC judges the other protection functions as normal condition, it starts the switching operation. The soft start function limits the over current detection current to prevent overshoot on output voltage and output current rising. When the switching operation starts, the output voltage rises.
- C: Until the output voltage becomes a constant value or more from startup, the VCC pin voltage drops by the VCC pin current consumption.
- D: It is necessary to set the output capacitor to ensure the output voltage rises to targeted value within toLP.
- E: At light load, the burst operation starts to reduce the power consumption if the FB pin voltage becomes less than VBURST2.
- F: When the FB pin voltage becomes more than V<sub>OLP1</sub>, the IC starts the overload operation.
- G: When the condition that the FB pin voltage becomes more than V<sub>OLP1</sub> for t<sub>OLP</sub>, the switching stops for t<sub>RESTART</sub> period by FB OLP. If the FB pin voltage becomes less than V<sub>OLP2</sub>, FB OLP detect timer (t<sub>OLP</sub>) is reset.
- H: When the VCC pin voltage becomes less than V<sub>CHG1</sub>, the VCC recharge function operates.
- I: When the VCC pin voltage becomes more than V<sub>CHG2</sub>, the VCC recharge function stops operating.
- J: After tRESTART period from G, the switching operation restarts by soft start operation.

K: Same as G.

#### 3 VCC Pin Protection Function

This IC has the internal protection functions at the VCC pin as shown below.

#### 3.1 VCC Under Voltage Lockout (VCC UVLO)

This is auto restart comparator with a voltage hysteresis.

#### 3.2 VCC Recharge Function

If the VCC pin voltage drops to less than  $V_{CHG1}$  after once the VCC pin becomes more than  $V_{UVLO1}$  and the IC starts to operate, the VCC recharge function operates. At this time, the VCC pin is recharged from the VH pin through the start-up circuit. When the VCC pin voltage becomes more than  $V_{CHG2}$ , this recharge is stopped.

#### 4 VS Pin Protection Function

This IC has the internal protection functions at the VS pin as shown below.

#### 4.1 VS Under Voltage Lockout (VS UVLO)

This is auto restart comparator with a voltage hysteresis.

#### 4.2 VS Open Protection

If the VS pin voltage exceeds V<sub>SOPEN1</sub> for t<sub>VSOPEN</sub>, the IC stops switching. If the VS pin voltage falls below V<sub>SOPEN2</sub>, the IC restarts switching.

# 5 VCLP Under Voltage Lockout (VCLP UVLO)

This is auto restart comparator with a voltage hysteresis.

#### 6 FB Overload Protection (FB OLP)

The overload protection function operates in auto restart mode. This function monitors the overload status of the secondary output current at the FB pin and stops switching when the overload status is detected. During overload status, current no longer flows to the photo-coupler, so the FB pin voltage rises. When the FB pin voltage keeps being over  $V_{OLP1}$  for  $t_{OLP}$ , the switching operation is stopped by the overload protection circuit for tRESTART. If the FB pin voltage drops to lower than  $V_{OLP2}$  within  $t_{OLP}$  after once it exceeds  $V_{OLP1}$ , the overload protection timer is reset. At startup, the FB pin voltage is pulled up to the internal voltage by a pull-up resistor, so operation starts from  $V_{OLP1}$  or above. Therefore, it is necessary for the design to set the FB pin voltage at  $V_{OLP2}$  or less within  $t_{OLP}$ . In other words, the startup time of the secondary output voltage must be set to within  $t_{OLP}$  after the IC starts.

# 7 Control System

The IC uses PFM (Pulse Frequency Modulation) mode control. The FB pin, the ZT pin are monitored to provide an optimized DC/DC system. First, the operation of asymmetric half bridge converter is shown in figure 4 and figure 5.



Figure 4. The Operation of Asymmetric Half Bridge Converter

# 7 Control System - continued



Figure 5. The Waveform of Asymmetric Half Bridge Converter

- A B: The high Side power switch is turned on and the magnetizing current I<sub>MAG</sub> changes in a positive direction. The output diode is biased inversely blocking any energy transfer to the secondary side.
- B C: The high side power switch is turned off and the half bridge node voltage V<sub>SW</sub> falls until the low side power switch starts to conduct reversely due to positive I<sub>MAG</sub>. I<sub>MAG</sub> changes in a negative direction. The output diode starts to conduct.
- C D: Zero voltage switching is achieved by turning on the low side power switch after the low side power switch conducts reversely. The output diode current is resonated with the leakage inductance of primary side transformer Lr and the resonant capacitor Cr.
- D E: The output diode is biased inversely blocking any energy transfer to the secondary side after the resonance. The low side power switch continues to be turned on until I<sub>MAG</sub> becomes negative.
- E F: The low side power switch is turned off and the half bridge node voltage V<sub>SW</sub> rises until the high side power switch starts to conduct reversely due to negative I<sub>MAG</sub>. Zero voltage switching is achieved by turning on the high side power switch after the high side power switch conducts reversely.

# 7 Control System - continued

#### 7.1 Control Mode

This IC operates in three control modes.

#### 7.1.1 ZVS Mode

In ZVS mode, the low side ON width is determined by monitoring from the time when the PWML pin voltage outputs turn OFF signal to the time when the ZT pin voltage falls below  $V_{ZT2}$ . The detailed sequence is shown in figure 6.



Figure 6. The Determination of The Low Side ON Width in ZVS Mode

- A: The PWMH pin outputs turn OFF signal. The high side turn OFF timing is controlled by the FB pin and the CS pin.
- B: After t<sub>DEADLS</sub> from the PWMH pin outputs turn OFF signal, the PWML pin outputs turn ON signal.
- C: After t<sub>LSON1</sub> from the PWML pin outputs turn ON signal, the PWML pin outputs turn OFF signal.
- D: The time between when the PWML pin outputs turn OFF signal and the ZT pin voltage falls below V<sub>ZT2</sub> is monitored. The time from C to D is defined as t<sub>RMON1</sub>. If t<sub>RMON1</sub> is shorter than t<sub>RTAR</sub>, the low side ON width of the next cycle becomes longer than t<sub>LSON1</sub>. On the other hand, if t<sub>RMON1</sub> is longer than t<sub>RTAR</sub>, the low side ON width of the next cycle becomes shorter than t<sub>LSON1</sub>.
- E: After t<sub>DEL</sub> from the ZT pin voltage falls below V<sub>ZT2</sub>, the PWMH pin outputs turn ON signal. If t<sub>RMON1</sub> is not enough, it may not be fully zero volt switching.
- F: Same as A.
- G: Same as B.
- H: After t<sub>LSON2</sub> from the PWML pin outputs turn ON signal, the PWML pin outputs turn OFF signal. t<sub>LSON2</sub> is determined depending on t<sub>RMON1</sub> in the previous cycle.
- I: The time between when the PWML pin outputs turn OFF signal and the ZT pin voltage falls below V<sub>ZT2</sub> is monitored. The time from H to I is defined as t<sub>RMON2</sub>. If t<sub>RMON2</sub> is same as t<sub>RTAR</sub>, the low side ON width of the next cycle becomes same as t<sub>LSON2</sub>.
- J: After t<sub>DEL</sub> from the ZT pin voltage falls below V<sub>ZT2</sub>, the PWMH pin outputs turn ON signal. If t<sub>RMON2</sub> is enough, it can be fully zero voltage switching.
- K: Same as F.
- L: Same as G.
- M: After t<sub>LSON3</sub> from the PWML pin outputs turn ON signal, the PWML pin outputs turn OFF signal. t<sub>LSON3</sub> is determined depending on t<sub>RMON2</sub> in the previous cycle.
- N: The time between when the PWML pin outputs turn OFF signal and the ZT pin voltage falls below V<sub>ZT2</sub> is monitored. The time from M to N is defined as t<sub>RMON3</sub>. If t<sub>RMON3</sub> is same as t<sub>RTAR</sub>, the low side ON width of the next cycle becomes same as t<sub>LSON3</sub>.
- O: Same as J.

Also, the low side ON width cannot be smaller than the minimum ON width  $t_{LSONMIN}$ .

#### 7.2.1 ZVS Mode - continued

The rising time of half bridge node is monitored by ZT pin voltage. The time between when the PWML pin outputs turn OFF signal and the ZT pin voltage falls below  $V_{ZT2}$  is monitored. This time is defined as  $t_{RMON}$ . To minimize unnecessary power loss,  $t_{RMON}$  is controlled to converge to the target time  $t_{RTAR}$ .  $t_{RTAR}$  varies depending on the VS pin voltage. The relationship between  $t_{RTAR}$  and the VS pin voltage is shown in figure 7. Also,  $t_{RTAR1}$  is adjustable by the ADJ1 pin pull-down resistance  $R_{ADJ1}$ . The relationship between  $t_{RTAR}$  and  $R_{ADJ1}$  is shown in table 1.



Figure 7. The Relationship between tRTAR and The VS Pin Voltage

 Radji [KΩ]
 trtari [ns]

 0
 trtarii

 47
 trtarii

 100
 trtarii

 220
 trtarii

 OPEN
 trtarii

Table 1. The Relationship between tRTAR1 and RADJ1

### 9.2 Control Mode - continued

#### 7.2.2 Bottom Skip Mode

In bottom skip mode, the low side ON width is fixed to t<sub>LSONMIN</sub>. The detailed sequence when the number of bottoms is three is shown in figure 8.



Figure 8. The Sequence in Bottom Skip Mode (The Number of Bottoms is Three.)

- A: The PWMH pin outputs turn OFF signal. The high side turn OFF timing is controlled by the FB pin and the CS pin.
- B: After t<sub>DEADLS</sub> from the PWMH pin outputs turn OFF signal, the PWML pin outputs turn ON signal.
- C: After t<sub>LSON1</sub> from the PWML pin outputs turn ON signal, the PWML pin outputs turn OFF signal.
- D: When the magnetizing current of the transformer reaches zero, the half bridge node voltage starts to resonate. The number of resonances at half bridge node voltage is counted when the ZT pin voltage exceeds V<sub>ZT1</sub>. However, the number of resonances at half bridge node is not counted if the ZT pin voltage does not fall below V<sub>ZT2</sub> before the ZT pin voltage exceeds V<sub>ZT1</sub>.
- E: The number of resonances at half bridge node is counted N<sub>BOTTOM</sub> times. As an example, the case where N<sub>BOTTOM</sub> is three is shown in figure 10.
- F: After t<sub>DEL</sub> from D, the PWMH pin outputs turn ON signal.

t<sub>LSONMIN</sub> is adjustable by the ADJ2 pin pull-down resistance R<sub>ADJ2</sub>. The relationship between t<sub>LSONMIN</sub> and R<sub>ADJ2</sub> is shown in figure 9.





# 7.2.2 Bottom Skip Mode - continued

In bottom skip mode, bottom number  $N_{BOTTOM}$  is determined by the FB pin voltage. The FB pin threshold voltage of bottom number differs when the FB pin voltage rises (output power increases) and when the FB pin voltage falls (output power decreases). If the switching frequency exceeds  $f_{SWMIN}$ , the PWMH pin is forced to output turn ON signal at the next bottom even if the bottom number is not detected  $N_{BOTTOM}$  times. The relationship between FB pin voltage and bottom number is shown in table 2. Also, the example of the relationship between output power and switching frequency is shown in figure 10. Bottom number 1 is ZVS mode.

| FB pin vol    | tage rises          | FB pin voltage falls |                   |  |  |
|---------------|---------------------|----------------------|-------------------|--|--|
| Bottom Number | FB pin voltage      | Bottom Number        | FB pin voltage    |  |  |
| 12 to 11      | V <sub>FB1211</sub> | 11 to 12             | VFB1112           |  |  |
| 11 to 10      | V <sub>FB1110</sub> | 10 to 11             | VFB1011           |  |  |
| 10 to 9       | VFB109              | 9 to 10              | VFB910            |  |  |
| 9 to 8        | VFB98               | 8 to 9               | VFB89             |  |  |
| 8 to 7        | VFB87               | 7 to 8               | Vfb78             |  |  |
| 7 to 6        | VFB76               | 6 to 7               | Vfb67             |  |  |
| 6 to 5        | VFB65               | 5 to 6               | VFB56             |  |  |
| 5 to 4        | Vfb54               | 4 to 5               | VFB45             |  |  |
| 4 to 3        | V <sub>FB43</sub>   | 3 to 4               | $V_{FB34}$        |  |  |
| 3 to 2        | Vfb32               | 2 to 3               | VFB23             |  |  |
| 2 to 1        | V <sub>FB21</sub>   | 1 to 2               | V <sub>FB12</sub> |  |  |

Table 2. The Relationship between FB pin voltage and bottom number



Figure 10. The Example of The Relationship between Output Power and Switching Frequency

# 7.2 Control Mode - continued

#### 7.2.3 Burst Mode

When the FB pin voltage falls below  $V_{BURST2}$ , the IC enters burst mode and stops switching. When the FB pin voltage exceeds  $V_{BURST1}$ , the IC exits burst mode and restarts switching. When switching restarts, the PWML pin outputs pre-pulse signal to recharge the high side bootstrap capacitor. The number of the pre-pulses increases by one for every  $t_{BURST}$  of burst mode duration. The minimum number of the pre-pulses is two, and the maximum number of the pre-pulses is fifteen. The detailed sequence is shown in figure 11.



Figure 11. The Sequence of Burst Mode Exiting if The Number of Pre-pulses is three

- A: The FB pin falls below V<sub>BURST2</sub> and switching is stopped from the next cycle.
- B: The FB pin exceeds V<sub>BURST1</sub> and the condition for restarting the switching is satisfied. If the time from A to B is more than t<sub>BURST</sub> and less than double t<sub>BURST</sub>, the number of pre-pulses is three. the PWML pin outputs the first pre-pulse signal whose width is t<sub>PRE</sub>.
- C: After t<sub>DEL</sub> from the ZT pin voltage exceeds V<sub>ZT1</sub>, the PWML pin outputs the second pre-pulse signal whose width is t<sub>PRE</sub>.
- D: After t<sub>DEL</sub> from the ZT pin voltage exceeds V<sub>ZT1</sub>, the PWML pin outputs the third pre-pulse signal whose width is t<sub>PRE</sub>.
- D: After tDEL from the ZT pin voltage falls below VZT2, the PWMH pin outputs the turn ON signal.

#### 8 CS Pin Function

CS pin function is shown in figure 12.



Figure 12. CS Pin Function

#### 8.1 High Side Turn OFF Control

The high side turn OFF timing is controlled by the FB pin and the CS pin. When the CS pin voltage exceeds the FB pin voltage times FB gain, the PWMH pin outputs turn OFF signal. FB gain depends on bottom number. The relationship between FB gain and bottom number is shown in table 3. Also, the high side turn OFF signal is outputted even when CS pin voltage exceeds Voce.

| Bottom Number | FB gain          |
|---------------|------------------|
| 12            | GFB12            |
| 11            | GFB11            |
| 10            | GFB10            |
| 9             | Gfb9             |
| 8             | G <sub>FB8</sub> |
| 7             | Gfb7             |
| 6             | G <sub>FB6</sub> |
| 5             | Gfb5             |
| 4             | G <sub>FB4</sub> |
| 3             | Gfb3             |
| 2             | Gfb2             |
| 1             | Gfb1             |

Table 3. The Relationship between FB gain and bottom number

#### 8.2 Dynamic Over Current Protection (DOCP)

When the CS pin voltage exceeds V<sub>DOCP</sub> in two consecutive switching cycles, the PWMH pin outputs turn OFF signal and the IC stops switching. The IC restarts switching t<sub>DOCP</sub> after switching stops.

#### 8.3 CS Pin Short Protection (CSSP)

When the CS pin voltage is below V<sub>CSSP</sub> t<sub>CSSP</sub> after the PWMH pin starts to output turn ON signal, the PWMH pin outputs turn OFF signal. This protection is auto restarted with pulse by pulse. t<sub>CSSP</sub> varies depending on the VS pin voltage. The relationship between t<sub>CSSP</sub> and the VS pin voltage is shown in figure 13.



Figure 13. The Relationship between tcssp and The VS Pin Voltage

#### 8.4 Out of Resonance Protection (ORP)

When the CS pin voltage is below V<sub>CSSP</sub> to<sub>RP</sub> after the PWMH pin starts to output turn ON signal, the IC recognizes the out of resonance, and the PWMH pin outputs turn OFF signal and the IC stops switching. The IC restarts switching to<sub>RP</sub> after switching stops.

#### 9 ZT Pin Function

#### 9.1 Zero Crossing Detection

The IC has the comparator which detects zero voltage crossing of transformer at the ZT pin voltage. The comparator has hysteresis. The IC detects zero voltage crossing at  $V_{ZT1}$  when ZT pin voltage rises, on the other hand, detects zero voltage crossing at  $V_{ZT2}$  when ZT pin voltage falls.

#### 9.2 ZT Timeout Function 1

When the output voltage is too low such as at startup or the ZT pin is shorted to ground, the ZT pin voltage does not exceed  $V_{ZT1}$  after the PWMH pin outputs turn OFF signal. When the ZT pin voltage does not exceed  $V_{ZT1}$  for  $t_{ZTOUT1}$ , the PWMH pin is forced to outputs turn ON signal.



Figure 14. ZT Timeout Function 1

#### 9.3 ZT Timeout Function 2

When the ZT pin voltage does not exceed V<sub>ZT1</sub> for t<sub>ZTOUT2</sub> after the ZT pin detects zero voltage crossing at V<sub>ZT2</sub>, the PWMH pin is forced to outputs turn ON signal.





# 9 ZT Pin Function - continued

#### 9.4 ZT Over Voltage Protection (ZT OVP)

The IC stops switching when the ZT pin voltage exceeds  $V_{ZTOVP}$  in three consecutive switching cycles. The IC restarts switching t<sub>RESTART</sub> after switching stops.  $V_{ZTOVP}$  is adjustable by the ADJ3 pin pull-down resistance R<sub>ADJ3</sub>. The relationship between  $V_{ZTOVP}$  and R<sub>ADJ3</sub> is shown in table 4.

| T-LL A TL-   | Deletiens elsis | I       | <b>۱</b> |           |
|--------------|-----------------|---------|----------|-----------|
| Table 4. The | Relationship    | between | VZTOVP   | and RADJ3 |

| Radj3 [kΩ] | VZTOVP [V]          |  |
|------------|---------------------|--|
| 0          | Vztovp1             |  |
| 47         | Vztovp2             |  |
| 100        | V <sub>ZTOVP3</sub> |  |
| OPEN       | Vztovp4             |  |

#### 9.5 ZT Pin Mask Function

To prevent the false detection of the ZT pin voltage, all functions regarding the ZT pin are masked for t<sub>ZTMASK</sub> after the PWMH pin outputs turn OFF signal.

#### 10 **PFCOFF** Function

When the ZT pin voltage continues to exceed V<sub>ZTPFC1</sub> in every switching cycle for t<sub>PFC</sub>, PFCOFF pin outputs high signal. On the other hand, when the ZT pin voltage continues to not exceed V<sub>ZTPFC2</sub> in every switching cycle for t<sub>PFC</sub>, PFCOFF pin outputs low signal.

#### 11 Soft Start Function

The IC has a soft start function to prevent the overshoot on output voltage and abnormal current during startup. Soft start function performs the following operation after startup (Figure 16).



### 12 Bootstrap Capacitor Pre-charge Function

At startup, the PWML pin outputs sixty-four consecutive turn ON pulses for tPRE. The interval between each pulse is t<sub>START</sub>. After t<sub>START</sub> from the PWML pin outputs the final pulse, the PWMH pin outputs turn ON signal. The sequence is shown in figure 17.



A: The bootstrap capacitor pre-charge function is started.

B: During bootstrap capacitor pre-charge function, the high side power supply voltage exceeds high side UVLO voltage.

C: The bootstrap capacitor pre-charge function is finished and the PWMH pin start to outputs turn ON signal from next cycle.

#### 13 Frequency Jitter Function

The IC realizes a frequency jitter function by spreading CS pin peak voltage at high side turn OFF by 5 % with a t<sub>JIT</sub> period.



#### 14 Thermal Shutdown Protection

Thermal shutdown protection is auto restart type. Thermal shutdown function is worked when the junction temperature becomes more than  $T_{SD1}$  for  $t_{TSD}$ , switching is stopped. Switching restart when the junction temperature becomes less than  $T_{SD2}$ .

# 15 **Operation Mode of Protection Function**

The operation modes of each protection function are shown in Table 4.

| Protection Functions               | Detection Conditions                                                                | Release Conditions                                    | Auto Restart<br>or Latch |
|------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------|
| AC UVLO                            | VH Pin Voltage < VACUVLO<br>for tACUVLO                                             | VH pin Voltage > VacuvLo                              | Auto Restart             |
| VCC UVLO                           | VCC Pin Voltage < V <sub>UVLO2</sub>                                                | VCC pin Voltage > V <sub>UVL01</sub>                  | Auto Restart             |
| VS UVLO                            | VS Pin Voltage < V <sub>SUVLO2</sub><br>for t <sub>VSUVLO</sub>                     | VS pin Voltage > V <sub>SUVLO1</sub>                  | Auto Restart             |
| VS OPEN<br>Protection              | VS Pin Voltage > VSOPEN1<br>for tvsopen                                             | VS Pin Voltage < V <sub>SOPEN2</sub>                  | Auto Restart             |
| VCLP UVLO                          | VCLP Pin Voltage < V <sub>CUVLO2</sub>                                              | VCLP pin Voltage > V <sub>CUVLO1</sub>                | Auto Restart             |
| FB Overload<br>Protection          | FB Pin Voltage > Vo∟P1<br>for to∟P                                                  | Auto Restart<br>trestart after the Detection          | Auto Restart             |
| ZT Over Voltage<br>Protection      | ZT Pin Voltage > V <sub>ZTOVP</sub><br>in Three Consecutive Switching Cycles        | Auto Restart<br>trestart after the Detection          | Auto Restart             |
| Dynamic Over<br>Current Protection | CS Pin Voltage > Vpocp<br>in Two Consecutive Switching Cycles                       | Auto Restart<br>t <sub>DOCP</sub> after the Detection | Auto Restart             |
| CS Pin Short<br>Protection         | CS Pin Voltage < V <sub>CSSP</sub><br>t <sub>CSSP</sub> after the High Side Turn ON | Auto Restart with pulse by pulse                      | Auto Restart             |
| Out of Resonance<br>Protection     | CS Pin Voltage < V <sub>CSSP</sub><br>t <sub>ORP</sub> after the High Side Turn ON  | Auto Restart<br>torp after the Detection              | Auto Restart             |
| Thermal Shutdown<br>Protection     | Tj > T <sub>TSD1</sub> for t <sub>TSD</sub>                                         | Tj < T <sub>TSD2</sub>                                | Auto Restart             |
|                                    |                                                                                     |                                                       |                          |
|                                    |                                                                                     |                                                       |                          |
|                                    |                                                                                     |                                                       |                          |
|                                    |                                                                                     |                                                       |                          |

# Absolute Maximum Ratings (Ta = 25 °C)

| Parameter                    | Symbol            | Min  | Max  | Unit | Conditions                                              |
|------------------------------|-------------------|------|------|------|---------------------------------------------------------|
| Maximum Applied Voltage 1    | VMAX1             | -0.3 | +122 | V    | VCC pin                                                 |
| Maximum Applied Voltage 2    | V <sub>MAX2</sub> | -0.3 | +30  | V    | VCLP pin                                                |
| Maximum Applied Voltage 3    | V <sub>MAX3</sub> | -0.3 | +6.5 | V    | VS, ZT, PFCOFF, ADJ1, ADJ2,<br>ADJ3, FB, PWML, PWMH pin |
| Maximum Applied Voltage 4    | VMAX4             | -1.0 | +6.5 | V    | CS pin                                                  |
| ZT pin Maximum Current       | I <sub>SZT</sub>  | -5.0 | +5.0 | mA   | ZT pin                                                  |
| Maximum Junction Temperature | Tjmax             | -40  | +150 | °C   |                                                         |
| Storage Temperature Range    | Tstg              | -55  | +150 | °C   |                                                         |

Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

Caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with thermal resistance taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating.

#### Thermal Resistance (Note 1)

| Parameter                                                      |                 | Thermal Res           | Unit                     |      |
|----------------------------------------------------------------|-----------------|-----------------------|--------------------------|------|
|                                                                |                 | 1s <sup>(Note3)</sup> | 2s2p <sup>(Note 4)</sup> | Unit |
| SSOP-B20                                                       |                 |                       |                          |      |
| Junction to Ambient                                            | θյΑ             | T.B.D.                | T.B.D.                   | °C/W |
| Junction to Top Characterization Parameter <sup>(Note 2)</sup> | Ψ <sub>JT</sub> | T.B.D.                | T.B.D.                   | °C/W |
|                                                                |                 |                       |                          |      |

(Note 1) Based on JESD51-2A (Still-Air). (Note 2) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package.

(Note 3) Using a PCB board based on JESD51-3.

V

| (No | ote 4) Using a PCB board based or    | 1 JESD51-5, 7. |                      |           |                   |                    |           |
|-----|--------------------------------------|----------------|----------------------|-----------|-------------------|--------------------|-----------|
|     | Layer Number of<br>Measurement Board | Material       | Board Size           |           |                   |                    |           |
|     | Single                               | FR-4           | 114.3 mm x 76.2 mm x | (1.57 mmt |                   |                    |           |
|     | Тор                                  |                |                      |           |                   |                    |           |
|     | Copper Pattern                       | Thickness      |                      |           |                   |                    |           |
|     | Footprints and Traces                | 70 µm 🧹        |                      |           |                   |                    |           |
| Γ   | Layer Number of                      | Materia        | Board Size           |           | Thermal Vi        | a <sup>(Note</sup> | e 5)      |
|     | Measurement Board                    | Material       | Doard Size           |           | Pitch             | D                  | iameter   |
|     | 4 Layers                             | FR-4           | 114.3 mm x 76.2 mm   | x 1.6 mmt | 1.20 mm           | Ф(                 | 0.30 mm   |
|     | Тор                                  |                | 2 Internal Laye      | ers       | Bottor            | m                  |           |
|     | Copper Pattern                       | Thickness      | Copper Pattern       | Thickness | Copper Pattern    |                    | Thickness |
|     | Footprints and Traces                | 70 µm          | 74.2 mm x 74.2 mm    | 35 µm     | 74.2 mm x 74.2 mi | m                  | 70 µm     |

(Note 5) This thermal via connect with the copper pattern of layers 1,2, and 4. The placement and dimensions obey a land pattern.

# **Recommended Operating Conditions**

| Parameter                            | Symbol | Min | Тур | Max  | Unit | Conditions              |
|--------------------------------------|--------|-----|-----|------|------|-------------------------|
| Power Supply Voltage Range           | Vcc    | 9.2 | 30  | 120  | V    | VCC pin                 |
| VCLP Pin Output Capacitance<br>Range | CVCLP  | 1   | -   | 10   | μF   |                         |
| Switching Frequency Range            | Fsw    | -   | -   | 500  | kHz  |                         |
| Operating Temperature                | Topr   | -40 | -   | +125 | °C   | Surrounding temperature |

# Electrical Characteristics (Unless noted otherwise, $V_{CC}$ = 30 V, Ta = -40 °C to ±125 °C)

| Parameter                       | Symbol              | Min  | Тур   | Max      | Unit             | Conditions                                                      |
|---------------------------------|---------------------|------|-------|----------|------------------|-----------------------------------------------------------------|
| VH Pin                          |                     |      |       |          |                  |                                                                 |
| Startup Current 1               | ISTART1             | 0.1  | 0.3   | 1.0      | mA               | $V_{CC} = 0 V$                                                  |
| Startup Current 2               | I <sub>START2</sub> | 1.0  | 3.0   | 6.0      | mA               | V <sub>CC</sub> = 7 V                                           |
| OFF Current                     | ISTART3             | -    | 10    | 25       | μA               | V <sub>H</sub> = 400 V                                          |
| AC UVLO Voltage                 | VACUVLO             | 75   | 85    | 95       | V                | VH peak voltage                                                 |
| AC UVLO Stop Timer              | <b>t</b> ACUVLO     | 102  | 128   | 154      | ms               |                                                                 |
| VCC Pin                         |                     |      |       |          |                  | -                                                               |
| VCC Operating Current           | IOPE                | -    | 700   | 1200     | μ <mark>Α</mark> | V <sub>FB</sub> = 2.0 V                                         |
| VCC Quiescent Current           | Ιουι                | -    | 500   | 600      | μA               | V <sub>FB</sub> = 0 V                                           |
| VCC Standby Current             | ISTB                | -    | 60    | 90       | μA               | Vcc = 6 V                                                       |
| VCC UVLO Release Voltage        | V <sub>UVLO1</sub>  | 9.45 | 10.00 | 10.55    | V                | VCC pin voltage rising                                          |
| VCC UVLO Detection Voltage      | VUVLO2              | 7.45 | 8.00  | 8.55     | V                | VCC pin voltage falling                                         |
| VCC UVLO Hysteresis Voltage     | V <sub>UVLO3</sub>  | -    | 2.00  |          | V                | VUVLO3 = VUVLO1 - VUVLO2                                        |
| VCC Recharge Start Voltage      | VCHG1               | 8.80 | 9.00  | 9.20     | V                | VCC pin voltage falling                                         |
| VCC Recharge Stop Voltage       | V <sub>CHG2</sub>   | 8.95 | 9.50  | 10.05    | V                | VCC pin voltage rising                                          |
| VCC Recharge Hysteresis Voltage | V <sub>CHG3</sub>   |      | 0.50  | -        | V                | Vchg3 = Vchg2 - Vchg1                                           |
| VS Pin                          |                     |      |       |          | I                |                                                                 |
| VS Pin Outflow Current          | lvs                 | -    | 0.05  | 0.10     | uA               |                                                                 |
| VS UVLO Release Voltage         | VSUVL01             | 0.51 | 0.55  | 0.59     | V                | VS pin voltage rising                                           |
| VS UVLO Detection Voltage       | VSUVLO2             | 0.48 | 0.52  | 0.56     | V                | VS pin voltage falling                                          |
| VS UVLO Hysteresis Voltage      | V <sub>SUVLO3</sub> | -    | 0.03  | -        | V                | V <sub>SUVLO3</sub> = V <sub>SUVLO1</sub> - V <sub>SUVLO2</sub> |
| VS UVLO Detection Timer         | tvsuvlo             | 102  | 128   | 154      | ms               |                                                                 |
| VS OPEN Detection Voltage       | VSOPEN1             | 3.05 | 3.30  | 3.55     | V                | VS pin voltage rising                                           |
| VS OPEN Release Voltage         | VSOPEN2             | 2.95 | 3.20  | 3.45     | V                | VS pin voltage falling                                          |
| VS OPEN Hysteresis Voltage      | VSOPEN3             | -    | 0.10  | -        | V                | VSOPEN3 = VSOPEN1 - VSOPEN2                                     |
| VS OPEN Detection Timer         | tvsopen             | 50   | 100   | 200      | μs               |                                                                 |
| VCLP Pin                        |                     |      |       | <u> </u> |                  |                                                                 |
| VCLP Voltage                    | V <sub>CLP</sub>    | 13.0 | 15.5  | 18.0     | V                | V <sub>CC</sub> = 30 V                                          |
| VCLP Maximum Output current     | ICLP                | 10   | -     | -        | mA               | DC                                                              |
| VCLP UVLO Release Voltage       | VCUVLO1             | 5.64 | 6.00  | 6.36     | V                | VCLP pin voltage rising                                         |
| VCLP UVLO Detection Voltage     | VCUVLO2             | 4.70 | 5.00  | 5.30     | V                | VCLP pin voltage falling                                        |
| VCLP UVLO Hysteresis Voltage    | VCUVLO3             | -    | 1.00  | -        | V                | V <sub>CUVLO3</sub> = V <sub>CUVLO1</sub> - V <sub>CUVLO2</sub> |

# Electrical Characteristics – continued (Unless noted otherwise, V<sub>cc</sub> = 30 V, Ta = -40 °C to +125 °C)

| Parameter                                        | Symbol              | Min  | Тур  | Max  | Unit | Conditions                  |
|--------------------------------------------------|---------------------|------|------|------|------|-----------------------------|
| FB Pin                                           |                     |      |      |      |      |                             |
| FB Burst Release Voltage                         | V <sub>BURST1</sub> | 0.37 | 0.41 | 0.44 | V    | FB pin voltage rising       |
| FB Burst Detection Voltage                       | VBURST2             | 0.34 | 0.37 | 0.40 | V    | FB pin voltage falling      |
| FB Burst Hysteresis Voltage                      | VBURST3             | -    | 0.04 | -    | V    | VBURST3 = VBURST1 - VBURST2 |
|                                                  |                     | 0.5  |      |      |      |                             |
| B OLP Detection Voltage                          | Volp1               | 2.5  | 2.8  | 3.0  | V    | FB pin voltage rising       |
| B OLP Release Voltage                            | Volp2               | 2.3  | 2.6  | 2.9  | V    | FB pin voltage falling      |
| B OLP Hysteresis Voltage                         | V <sub>OLP3</sub>   | -    | 0.2  | -    | V    | Volp3 = Volp1 - Volp2       |
| B OLP Detection Timer                            | tolp                | 204  | 256  | 308  | ms   |                             |
| B Pin Pullup Resistance                          | R <sub>FB</sub>     | 22   | 30   | 38   | kΩ   |                             |
| Bottom Number from 12 to 11<br>Fhreshold Voltage | V <sub>FB1211</sub> | 0.47 | 0.50 | 0.53 | V    | FB pin voltage rising       |
| Bottom Number from 11 to 10<br>Threshold Voltage | VFB1110             | 0.51 | 0.55 | 0.59 | V    | FB pin voltage rising       |
| Bottom Number from 10 to 9<br>Threshold Voltage  | VFB109              | 0.56 | 0.60 | 0.64 | V    | FB pin voltage rising       |
| Bottom Number from 9 to 8<br>Fhreshold Voltage   | V <sub>FB98</sub>   | 0.63 | 0.67 | 0.71 | V    | FB pin voltage rising       |
| Bottom Number from 8 to 7<br>Threshold Voltage   | VFB87               | 0.70 | 0.74 | 0.78 | V    | FB pin voltage rising       |
| Bottom Number from 7 to 6<br>Threshold Voltage   | VFB76               | 0.77 | 0.81 | 0.85 | V    | FB pin voltage rising       |
| Bottom Number from 6 to 5<br>Threshold Voltage   | VFB65               | 0.83 | 0.88 | 0.93 | V    | FB pin voltage rising       |
| Sottom Number from 5 to 4<br>Threshold Voltage   | VFB54               | 0.90 | 0.95 | 1.00 | V    | FB pin voltage rising       |
| Sottom Number from 4 to 3<br>Threshold Voltage   | V <sub>FB43</sub>   | 0.97 | 1.02 | 1.07 | V    | FB pin voltage rising       |
| Sottom Number from 3 to 2<br>Threshold Voltage   | V <sub>FB32</sub>   | 1.04 | 1.10 | 1.16 | V    | FB pin voltage rising       |
| Bottom Number from 2 to 1<br>Threshold Voltage   | V <sub>FB21</sub>   | 1.12 | 1.18 | 1.24 | V    | FB pin voltage rising       |
| Bottom Number from 11 to 12<br>Threshold Voltage | VFB1112             | 0.38 | 0.41 | 0.44 | V    | FB pin voltage falling      |
| Bottom Number from 10 to 11<br>Threshold Voltage | VFB1011             | 0.42 | 0.45 | 0.48 | V    | FB pin voltage falling      |
| Bottom Number from 9 to 10<br>Threshold Voltage  | VFB910              | 0.47 | 0.50 | 0.53 | V    | FB pin voltage falling      |
| Bottom Number from 8 to 9<br>Threshold Voltage   | VFB89               | 0.51 | 0.55 | 0.59 | V    | FB pin voltage falling      |
| Bottom Number from 7 to 8<br>Threshold Voltage   | VFB78               | 0.56 | 0.60 | 0.64 | V    | FB pin voltage falling      |
| Bottom Number from 6 to 7<br>Threshold Voltage   | VFB67               | 0.61 | 0.65 | 0.69 | V    | FB pin voltage falling      |
| Bottom Number from 5 to 6<br>Threshold Voltage   | VFB56               | 0.67 | 0.71 | 0.75 | V    | FB pin voltage falling      |
| Bottom Number from 4 to 5<br>Threshold Voltage   | V <sub>FB45</sub>   | 0.74 | 0.78 | 0.82 | V    | FB pin voltage falling      |
| Bottom Number from 3 to 4<br>Threshold Voltage   | V <sub>FB34</sub>   | 0.80 | 0.85 | 0.90 | V    | FB pin voltage falling      |
| Bottom Number from 2 to 3<br>Threshold Voltage   | V <sub>FB23</sub>   | 0.88 | 0.93 | 0.98 | V    | FB pin voltage falling      |
| Bottom Number from 1 to 2                        | V <sub>FB12</sub>   | 1.00 | 1.05 | 1.10 | V    | FB pin voltage falling      |

#### Parameter Symbol Min Тур Max Unit Conditions FB Pin FB Gain at Bottom Number 12 G<sub>FB12</sub> 0.68 V/V --FB Gain at Bottom Number 11 V/V G<sub>FB11</sub> 0.62 FB Gain at Bottom Number 10 GFB10 0.56 V/V V/V FB Gain at Bottom Number 9 Gfb9 0.50 FB Gain at Bottom Number 8 $G_{\text{FB8}}$ V/V 0.46 -FB Gain at Bottom Number 7 G<sub>FB7</sub> 0.42 V/V \_ FB Gain at Bottom Number 6 V/V GFB6 0.39 FB Gain at Bottom Number 5 GFB5 0.36 V/V --FB Gain at Bottom Number 4 0.33 V/V G<sub>FB4</sub> --FB Gain at Bottom Number 3 $G_{FB3}$ V/V 0.30 --FB Gain at Bottom Number 2 GFB2 0.27 V/V FB Gain at Bottom Number 1 GFB1 0.25 V/V ZT Pin ZT Comparator Voltage 1 ZT pin voltage rising V<sub>ZT1</sub> 90 120 150 mV ZT pin voltage falling ZT Comparator Voltage 2 V<sub>ZT2</sub> 60 85 110 mV ZT Comparator Hysteresis Voltage 35 mV Vzt3 = Vzt1 - Vzt2 Vzt3 4 \_ ZT OVP Voltage 1 2.06 2.20 2.34 V $R_{ADJ3} = 0 \Omega$ VZTOVP1 ZT OVP Voltage 2 VZTOVP2 2.82 3.00 3.18 V. R<sub>ADJ3</sub> = 47 kΩ V ZT OVP Voltage 3 3.56 3.80 4.04 R<sub>ADJ3</sub> = 100 kΩ VZTOVP3 5.00 5.30 ZT OVP Voltage 4 VZTOVP4 4.70 V RADJ3 = OPEN ZT Timeout 1 tztout1 40 50 60 μs ZT Timeout 2 4.0 4.8 3.2 us t<sub>ZTOUT2</sub> **t**DEADLS **t**DEADLS **t**DEADLS ZT Mask Time ns **t**ZTMASK +25 +50 +75 **PFCOFF** Pin PFCOFF Threshold Voltage 1 VZTPFC1 0.880 0.940 1.000 V ZT pin voltage 0.905 0.960 PFCOFF Threshold Voltage 2 0.850 V ZT pin voltage V<sub>ZTPFC2</sub> PFCOFF Threshold Voltage V<sub>ZTPFC3</sub> 35 mV VZTPFC3 = VZTPFC1 - VZTPFC2 \_ Hysteresis **PFCOFF** Timer **t**<sub>PFC</sub> 6.4 8.0 9.6 ms PFCOFF High Voltage 1 4.70 5.00 5.30 V VPFCH1 IPFCOFF = 0 mA PFCOFF High Voltage 2 4.10 4.80 5.25 V VPFCH2 IPFCOFF = -1 mA **PFCOFF** Low Voltage 0.0 0.1 0.3 V IPFCOFF = +5 mA VPFCL CS Pin **Over Current Protection Voltage** VOCP 0.475 0.500 0.525 V **Dynamic Over Current Protection** 0.700 VDOCP 0.750 0.800 V Voltage Dynamic Over Current Protection 117 **t**DOCP 82 152 μs **Restart Time** CS Pin Short Protection Voltage 0.030 0.050 0.070 V VCSSP CS Pin Short Protection Timer 1 6.0 8.0 10.0 $V_{s} = 0.6 V$ tCSSP1 μs CS Pin Short Protection Timer 2 $V_{S} = 2.5 V$ 1.2 1.6 2.0 tCSSP2 μs Out of Resonance Protection tcssp tcssp tcssp torp μs <u>+</u>0.10 Timer +0.05 +0.15 Leading Edge Blanking Time **t**LEB 140 ns

#### Electrical Characteristics – continued (Unless noted otherwise, V<sub>cc</sub> = 30 V, Ta = -40 °C to +125 °C)

# Electrical Characteristics – continued (Unless noted otherwise, $V_{cc}$ = 30 V, Ta = -40 °C to +125 °C)

| ectrical characteristics – cont                                              |                     | 33 HOLCO |      |      | <b>00 v</b> , i | u +0 0 (0 + 120 0)          |
|------------------------------------------------------------------------------|---------------------|----------|------|------|-----------------|-----------------------------|
| Parameter                                                                    | Symbol              | Min      | Тур  | Max  | Unit            | Conditions                  |
| DC/DC Converter Block                                                        |                     |          |      |      |                 |                             |
| High Side Maximum ON Time                                                    | <b>t</b> HSONMAX    | 24       | 30   | 36   | μs              |                             |
| Low Side Maximum ON Time                                                     | <b>t</b> lsonmax    | 24       | 30   | 36   | μs              |                             |
| Low Side Dead Time                                                           | <b>t</b> DEADLS     | 90       | 150  | 210  | ns              |                             |
| Low Side Minimum ON Time 1                                                   | tLSONMIN1           | 4.50     | 5.00 | 5.50 | μs              | R <sub>ADJ2</sub> = OPEN    |
| Low Side Minimum ON Time 2                                                   | tlsonmin2           | 0.45     | 0.50 | 0.55 | μs              | $R_{ADJ2} = 0 \Omega$       |
| Target Rising Time of Half Bridge<br>Node 1                                  | t <sub>RTAR11</sub> | 375      | 450  | 525  | ns              | $R_{ADJ1} = 0 \Omega$       |
| Target Rising Time of Half Bridge<br>Node 2                                  | trtar12             | 300      | 360  | 420  | ns              | $R_{ADJ1} = 47 \ k\Omega$   |
| Target Rising Time of Half Bridge<br>Node 3                                  | trtar13             | 250      | 300  | 350  | ns              | R <sub>ADJ1</sub> = 100 kΩ  |
| Target Rising Time of Half Bridge                                            | trtar14             | 180      | 225  | 270  | ns              | Radj1 = 220 kΩ              |
| Target Rising Time of Half Bridge<br>Node 5                                  | trtar15             | 105      | 150  | 195  | ns              | R <sub>ADJ1</sub> = OPEN    |
| ZT Delay Time                                                                | tDEL                | 110      | 200  | 290  | ns              |                             |
| Minimum Frequency                                                            | fswmin              | 20       | 25   | 30   | kHz             |                             |
| Jitter Period                                                                | tлт                 | 50.0     | 62.5 | 75.0 | us              |                             |
| Low Side Pre-Pulse Width                                                     | <b>t</b> PRE        | 0.48     | 0.60 | 0.72 | μs              |                             |
| Start Timer at Pre-Charge                                                    | t <sub>START</sub>  | 4.0      | 5.0  | 6.0  | μs              |                             |
| Burst Mode Duration Time to<br>increase Pre-pulse by one                     | <b>t</b> BURST      | 0.43     | 0.50 | 0.57 | ms              |                             |
| Soft Start Time 1                                                            | tss1                | 0.7      | 1.0  | 1.3  | ms              |                             |
| Soft Start Time 2                                                            | tss2                | 1.4      | 2.0  | 2.6  | ms              |                             |
| Soft Start Time 3                                                            | tss3                | 2.8      | 4.0  | 5.2  | ms              |                             |
| Restart Time                                                                 | <b>t</b> restart    | 1638     | 2048 | 2458 | ms              |                             |
| PWM Output Block                                                             | 1                   |          |      | 1    |                 | I                           |
| PWML High Voltage 1                                                          | VPWMLH1             | 4.70     | 5.00 | 5.30 | V               | I <sub>PWML</sub> = 0 mA    |
| PWML High Voltage 2                                                          | VPWMLH2             | 4.10     | 4.80 | 5.25 | V               | I <sub>PWML</sub> = -4 mA   |
| PWML Low Voltage                                                             | VPWMLL              | 0.0      | 0.1  | 0.3  | V               | I <sub>PWML</sub> = +10 mA  |
| PWMH High Voltage 1                                                          | VPWMHH1             | 4.70     | 5.00 | 5.30 | V               | I <sub>PWMH</sub> = 0 mA    |
| PWMH High Voltage 2                                                          | VPWMHH2             | 4.10     | 4.80 | 5.25 | V               | I <sub>PWMH</sub> = -4 mA   |
| PWMH Low Voltage                                                             | VPWMHL              | 0.0      | 0.1  | 0.3  | V               | $I_{PWML} = +10 \text{ mA}$ |
| Thermal Shutdown Block                                                       |                     |          | I    |      | 1               | <u> </u>                    |
| Thermal Shutdown Detection<br>Temperature                                    | T <sub>SD1</sub>    | 150      | 175  | 200  | °C              | (Note 1)                    |
| Thermal Shutdown Release<br>Temperature                                      | T <sub>SD2</sub>    | 80       | 100  | 120  | °C              | (Note 1)                    |
| Thermal Shutdown Hysteresis<br>Temperature                                   | T SD3               | -        | 75   | -    | °C              | (Note 1)                    |
| Thermal Shutdown Detection<br>Timer<br><i>bte 1)</i> No shipping inspection. | t <sub>TSD</sub>    | 50       | 100  | 200  | μs              |                             |

Application Examples T.B.D.

Typical Performance Curves (Reference Data) T.B.D.

I/O Equivalence Circuit T.B.D.

# **Operational Notes**

#### 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

#### 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

#### 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

#### 5. Recommended Operating Conditions

The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics.

#### 6. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

#### 7. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

#### 8. Inter-pin Short and Mounting Errors

X

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

#### 9. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

# **Operational Notes – continued**

#### 10. Regarding the Input Pin of the IC

This IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



#### 11. Ceramic Capacitor

When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

#### 12. Thermal Shutdown Circuit (TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation. Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

www.rohm.com © 2023 ROHM Co., Ltd. All rights reserved. TSZ22111 • 15 • 001

# BM1AH001FV-LB

# **Ordering Information** F В 0 V L В Е 2 Μ 1 А Η 0 1 \_ **Marking Diagram** SSOP-B20 (TOP VIEW) Part Number Marking T.B.D. LOT Number Pin 1 Mark

# Physical Dimension and Packing Information



# **Revision History**

| Date        | Revision | Changes             |
|-------------|----------|---------------------|
| 12.Jul.2023 | 001      | Target Spec Release |

# Notice

#### **Precaution on using ROHM Products**

 If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

| JAPAN   | USA    | EU         | CHINA  |  |
|---------|--------|------------|--------|--|
| CLASSII | CLASSⅢ | CLASS II b |        |  |
| CLASSⅣ  | CLASSI | CLASSII    | CLASSⅢ |  |

2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:

[a] Installation of protection circuits or other protective devices to improve system safety

[b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure

- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

#### Precautions Regarding Application Examples and External Circuits

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

#### Precaution for Storage / Transportation

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### Precaution for Disposition

When disposing Products please dispose them properly using an authorized industry waste company.

#### Precaution for Foreign Exchange and Foreign Trade act

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

#### **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.