

# Three-Phase Brushless Motor Driver

### **BD63007MUV**

### **General Description**

BD63007MUV is a Three-Phase Brushless Motor Driver with 33V power supply voltage rating and 3A (5A peak) output current rating. It generates a driving signal from the Hall sensor and drives PWM through the input control signal. In addition, the power supply can use 12V or 24V and it has various controls and built-in protection functions, making it useful for variety of purposes. Since the IC adopts small packages, it can be used on small diameter motors.

### **Features**

- Built-in 120° Commutation Logic Circuit
- Low ON Resistance DMOS Output
- PWM Control Mode (low side arm switching)
- Built-in Power-saving Circuit
- CW/CCW Function
- Short Brake Function
- FG Output (1FG/3FG conversion)
- Built-in Protection Circuit for Current Limiting (CL), Overheating (TSD), Over Current (OCP), Under Voltage (UVLO), Over Voltage (OVLO), Motor Lock (MLP)

### **Applications**

- OA machines
- Other consumer products

#### **Key Specifications**

Power supply voltage rating
Output current rating (Continuous):
Output current rating (Peak):
Operating temperature range:
Stand-by current:
Current limit detect voltage:

33V
5(Note1)A
5(Note1)A
1.7mA(Max)
0.2V±10%

Output ON Resistance (top & bottom total):

0.17Ω(Typ)

UVLO lockout voltage: 6.0V(Typ) (Note1) Pulse width tw≤1ms, duty=20% pulse

### Package VQFN040V6060

W(Typ) x D(Typ) x H(Max) 6.00mm x 6.00mm x 1.00mm



### **Typical Application Circuit**



Figure 1. Application Circuit

## **Contents**

| General Description                           | 1  |
|-----------------------------------------------|----|
| Features                                      | 1  |
| Applications                                  | 1  |
| Key Specifications                            |    |
| Package                                       |    |
| Typical Application Circuit                   | 1  |
| Pin Configuration/Block Diagram               | 3  |
| Pin Description                               |    |
| Absolute Maximum Ratings                      | 4  |
| Recommended Operating Conditions              | 4  |
| Thermal Resistance                            | 5  |
| Description of Blocks                         | 6  |
| Protection Circuit                            | 10 |
| Electrical Characteristics                    | 12 |
| Timing Chart                                  | 13 |
| State Transition Diagram                      | 14 |
| I/O Equivalence Circuits                      | 15 |
| Application Operational Notes                 | 15 |
| Operational Notes                             |    |
| Ordering Information                          | 19 |
| Marking Diagrams                              | 19 |
| Physical Dimension, Tape and Reel Information | 20 |
| Revision History                              | 21 |

### **Pin Configuration**

#### (TOP VIEW) VG CP2 GND 8 200 VCC 200 30 29 28 27 26 25 24 23 22 21 PWMB 31 20 HWN CW 19 HWP 32 FGO 33 18 HVN 34 ENB 17 HVP **FGSW** 35 16 HUN CLNMT 36 15 HUP 14 NC 37 VREG 13 U 38 NC 12 U 39 W NC 40 11 W 1 2 3 4 5 6 7 8 9 10 PGND RNF 2

Figure 2. Pin Configuration

### **Block Diagram**



Figure 3. Block Diagram

### **Pin Description**

| Pin<br>No. | Pin Name | Function                              | Pin<br>No. | Pin Name | Function                                          |
|------------|----------|---------------------------------------|------------|----------|---------------------------------------------------|
| 1          | RCL      | Detect voltage input for over current | 21         | GND      | Ground                                            |
| 2          | RNF      | Detect resistance for over current    | 22         | CP1      | Charge pump setting 1                             |
| 3          | RNF      | Detect resistance for over current    | 23         | CP2      | Charge pump setting 2                             |
| 4          | RNF      | Detect resistance for over current    | 24         | VG       | Charge pump output                                |
| 5          | RNF      | Detect resistance for over current    | 25         | VCC      | Power supply                                      |
| 6          | NC       | NC                                    | 26         | VCC      | Power supply                                      |
| 7          | V        | V phase output                        | 27         | VCC      | Power supply                                      |
| 8          | V        | V phase output                        | 28         | VCC      | Power supply                                      |
| 9          | NC       | NC                                    | 29         | LPE      | Setting about motor lock protection (H/M/L input) |
| 10         | PGND     | Ground                                | 30         | BRKB     | Brake input (negative logic)                      |
| 11         | W        | W phase output                        | 31         | PWMB     | PWM input (negative logic)                        |
| 12         | W        | W phase output                        | 32         | CW       | CW/CCW input (H:CW, L:CCW)                        |
| 13         | NC       | NC                                    | 33         | FGO      | FG output (1FG or 3FG)                            |
| 14         | VREG     | Regulator output (OFF at stand-by)    | 34         | ENB      | Enable input (negative logic)                     |
| 15         | HUP      | U phase Hall input +                  | 35         | FGSW     | 1FG/3FG switching (H:3FG, L:1FG)                  |
| 16         | HUN      | U phase Hall input -                  | 36         | CLNMT    | Current limit mask time setting (H/M/L input)     |
| 17         | HVP      | V phase Hall input +                  | 37         | NC       | NC                                                |
| 18         | HVN      | V phase Hall input -                  | 38         | U        | U phase output                                    |
| 19         | HWP      | W phase Hall input +                  | 39         | U        | U phase output                                    |
| 20         | HWN      | W phase Hall input -                  | 40         | NC       | NC                                                |

Absolute Maximum Ratings (Ta = 25°C)

| Item                                | Symbol                            | Limit                   | Unit    |
|-------------------------------------|-----------------------------------|-------------------------|---------|
| Power Supply Voltage                | Vcc                               | -0.3 to +33.0           | V       |
| VG Voltage                          | V <sub>G</sub>                    | -0.3 to +38.0           | V       |
| Control Input Voltage               | V <sub>IN</sub> ,V <sub>IN2</sub> | -0.3 to +5.5            | V       |
| FGO Terminal Voltage                | V <sub>FGO</sub>                  | -0.3 to +7.0            | V       |
| RNF Maximum Apply Voltage           | V <sub>RNF</sub>                  | 0.7                     | V       |
| VREG Output Current                 | I <sub>VREG</sub>                 | -30 <sup>(Note 1)</sup> | mA      |
| FGO Output Current                  | I <sub>FGO</sub>                  | 5(Note 1)               | mA      |
| Driver Output Current (continuous)  | lout(DC)                          | 3(Note 1)               | A/Phase |
| Driver Output Current (peak)(Note2) | I <sub>OUT(PEAK)</sub>            | 5(Note 1)               | A/Phase |
| Operating Temperature Range         | T <sub>OPR</sub>                  | -25 to +85              | °C      |
| Storage Temperature Range           | T <sub>STG</sub>                  | -55 to +150             | °C      |
| Junction Temperature                | T <sub>jmax</sub>                 | 150                     | °C      |

<sup>(</sup>Note 1) Do not exceed T<sub>j</sub>=150°C.

Recommended Operating Conditions (Ta= -25°C to +85°C)

| Item           | Symbol | Min | Тур | Max | Unit |
|----------------|--------|-----|-----|-----|------|
| Supply Voltage | Vcc    | 8   | 24  | 28  | V    |

<sup>(</sup>Note 2) Pulse width tw≤1ms, duty=20% pulse.

Caution: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

### Thermal Resistance (Note 1)

| Doromotor                                                      | Currele el  | Thermal Res            | Lloit                    |      |  |
|----------------------------------------------------------------|-------------|------------------------|--------------------------|------|--|
| Parameter                                                      | Symbol      | 1s <sup>(Note 3)</sup> | 2s2p <sup>(Note 4)</sup> | Unit |  |
| VQFN024V4040                                                   |             |                        |                          |      |  |
| Junction to Ambient                                            | θја         | 101.4                  | 23.7                     | °C/W |  |
| Junction to Top Characterization Parameter <sup>(Note 2)</sup> | $\Psi_{JT}$ | 5                      | 3                        | °C/W |  |

(Note 1) Based on JESD51-2A (Still-Air)
(Note 2) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package.
(Note 3) Using a PCB board based on JESD51-3.

| Layer Number of<br>Measurement Board | Material  | Board Size                 |
|--------------------------------------|-----------|----------------------------|
| Single                               | FR-4      | 114.3mm x 76.2mm x 1.57mmt |
| Тор                                  |           |                            |
| Copper Pattern                       | Thickness |                            |
| Footprints and Traces                | 70µm      |                            |

(Note 4)Using a PCB board based on JESD51-7.

| Layer Number of<br>Measurement Board | Material | Board Size                |
|--------------------------------------|----------|---------------------------|
| 4 Layers                             | FR-4     | 114.3mm x 76.2mm x 1.6mmt |

| Тор                      |      | 2 Internal Laye | ers       | Bottom          |           |
|--------------------------|------|-----------------|-----------|-----------------|-----------|
| Copper Pattern Thickness |      | Copper Pattern  | Thickness | Copper Pattern  | Thickness |
| Footprints and Traces    | 70µm | 74.2mm x 74.2mm | 35µm      | 74.2mm x 74.2mm | 70µm      |

### **Description of Blocks**

### 1. Commutation Logic

This IC adopts 120° commutation mode, and the truth table(Note 1) is as follows:

| HU | HV |     |      | CW="H" or OPEN) |      | C    | CCW (CW="L") |      | FGO  |      |
|----|----|-----|------|-----------------|------|------|--------------|------|------|------|
| ПО | Пν | ПVV | U    | V               | W    | U    | V            | W    | 1FG  | 3FG  |
| Н  | L  | Н   | PWM  | Н               | Hi-z | Н    | PWM          | Hi-z | L    | Hi-z |
| Н  | L  | L   | PWM  | Hi-z            | Н    | Н    | Hi-z         | PWM  | L    | L    |
| Н  | Н  | L   | Hi-z | PWM             | Н    | Hi-z | Н            | PWM  | L    | Hi-z |
| L  | Н  | L   | Н    | PWM             | Hi-z | PWM  | Н            | Hi-z | Hi-z | L    |
| L  | Н  | Н   | Н    | Hi-z            | PWM  | PWM  | Hi-z         | Н    | Hi-z | Hi-z |
| L  | L  | Н   | Hi-z | Н               | PWM  | Hi-z | PWM          | Н    | Hi-z | L    |

(Note 1) When PWMB="L", PWM="L", When PWMB="H", PWM="H".

#### 2. Regulator Output Terminal (VREG)

This is constant voltage output terminal of 5V (Typ). Please connect capacitors of  $0.01\mu F$  to  $1\mu F$ . Please be careful that VREG current does not exceed ratings in case of being used for bias power supply of hall elements.

#### 3. Enable Input Terminal (ENB)

Output of each phase can be set to ON/OFF(negative logic) through ENB terminal. When applied voltage is  $V_{\text{ENA}}$ , (Please see the table of Electrical Characteristics shown P12). the motor is driven(enable). When applied voltage is  $V_{\text{STBY}}$  (Please see the table of Electrical Characteristics shown P12) or OPEN, the motor stops (stand-by). Stand-by mode has precedence to other control input signal and VREG output is OFF. In addition, ENB terminal is pulled up by internal power supply through a resistance of  $100k\Omega$  (Typ)  $\pm 30k\Omega$ . With regard to the bias current, please see the table of Electrical Characteristics shown P12.

| ENB       | Operation |
|-----------|-----------|
| H or OPEN | Stand-by  |
| L         | Enable    |

### 4. PWM Input Terminal (PWMB)

Speed can be controlled by inputting PWM signal into PWMB terminal (negative logic). Synchronous rectifier PWM can be achieved through lower switching. When PWMB=" L", driver output that belongs to Hall input logic is "L". When PWMB="H" or open, driver output is "H". When PWMB="H" or OPEN status is detected 104 $\mu$ s (Typ), the synchronous rectifier is OFF(all driver outputs "Hi-z"). Synchronous rectifier is ON through falling edges of subsequent PWMB. Additionally, PWMB terminal is pulled up by VREG through a resistance of 100k $\Omega$  (Typ)  $\pm 30$ k $\Omega$ . With regard to the bias current, please see the table of Electrical Characteristics shown P12.

| PWMB      | Driver Output |
|-----------|---------------|
| H or OPEN | H (Hi-z)      |
| L         | L             |

### 5. Brake Input Terminal (BRKB)

Motor rotation can be quickly stopped by BRKB terminal (negative logic). When BRKB="L", all driver outputs are "L" (short brake). When BRKB="H" or OPEN, then short brake action is released. In addition, BRKB terminal is pulled up by VREG through a resistance of  $100k\Omega$  (Typ)  $\pm 30k\Omega$ . With regard to the bias current, please see the table of Electrical Characteristics shown P12.

| BRKB      | Operation   |
|-----------|-------------|
| H or OPEN | Normal      |
| L         | Short brake |

### **Description of Blocks - continued**

### 6. CW/CCW Input Terminal (CW)

Rotation direction can be switched with CW terminal. When CW="H" or OPEN, the direction is Clockwise. When CW="L", the direction is Counterclockwise. In addition, CW terminal is pulled up by VREG through resistance of  $100k\Omega$  (Typ)  $\pm 30k\Omega$ . With regard to the bias current, please see the table of Electrical Characteristics shown P12.

| CW        | Direction        |
|-----------|------------------|
| H or OPEN | Clockwise        |
| L         | Counterclockwise |

#### 7. 1FG/3FG Switching Terminal (FGSW)

FG signal that is output from FGO terminal can be switched to 1FG/3FG. It becomes 3FG by FGSW="H" or OPEN, and 1 FG by FGSW="L". Moreover, FGSW terminal is pulled up by VREG through resistance of  $100k\Omega$  (Typ)  $\pm 30k\Omega$ .

| FGSW      | FGO |
|-----------|-----|
| H or OPEN | 3FG |
| L         | 1FG |

#### 8. Hall Input (HALL: HUP, HUN, HVP, HVN, HWP, HWN)

Hall comparator inside the IC is designed with hysteresis (±15mV (Typ)) in order to prevent incorrect action due to noise. Always set correct bias current for the Hall element so that the amplitude of Hall input voltage will be over the minimum input voltage (V<sub>HALLMIN</sub>,please see the table of Electrical Characteristics shown P12). It is recommended to connect a ceramic capacitor with about 100pF to 0.01µF value between the input terminals of the Hall comparator. The in-phase input voltage range (V<sub>HALLCM1</sub>:0V to V<sub>REG</sub>-1.7V, V<sub>HALLCM2</sub>:0V to V<sub>REG</sub>) is designed for Hall comparator, set within this range when applying bias to the Hall element.

"H" or "L" of HU, HV and HW in Commutation Logic means the following.

| HU | HV | HW | HUP | HUN | HVP | HVN | HWP | HWN |
|----|----|----|-----|-----|-----|-----|-----|-----|
| Н  | L  | Н  | Н   | L   | L   | Н   | Н   | L   |
| Н  | L  | L  | Н   | L   | L   | Н   | L   | Н   |
| Н  | Н  | L  | Н   | L   | Н   | L   | L   | Н   |
| L  | Н  | L  | L   | Н   | Н   | L   | L   | Н   |
| L  | Н  | Н  | L   | Н   | Н   | L   | Н   | L   |
| L  | L  | Н  | L   | Н   | L   | Н   | Н   | L   |

When HU, HV and HW become all "H" or "L", all driver outputs "Hi-z"(HALLERR).

### 9. FG Output Terminal (FGO)

1FG or 3FG signal that is reshaped by hall signal is output from FGO terminal. It is does not have output in stand-by mode. In addition, because FG terminal is output from open drain, please use resistance of about  $10k\Omega$  to  $100k\Omega$  pulled up from outside. In that case, please be careful that FGO voltage or current never exceed rating.

### 10. Power Supply Terminal (VCC)

Please make low impedance thick and short since motor drive current flows. Please stabilize  $V_{CC}$  by placing bypass capacitor near terminal as much as possible because  $V_{CC}$  might be changed considerably by motor BEMF and PWM switching. Please add capacity of capacitor as necessary when using large current and motor with large BEMF. Moreover, please to place laminated ceramic capacitor of around  $0.01\mu F$  to  $0.1\mu F$  in parallel on the purpose of decreasing impedance of power supply broadband. Please be careful that  $V_{CC}$  never exceeds ratings. VCC terminal has clamp element for preventing ESD damage. If applying steep pulse signal and voltage such as surge more than ratings, this clamp element operates, which might be a cause of destruction. It is effective to put zener diode that corresponds to  $V_{CC}$  absolute maximum ratings. Diode for preventing ESD damage is inserted between VCC and GND terminals. Please note that IC might be destroyed when the backward voltage is applied to VCC and GND terminals.

### **Description of Blocks - continued**

### 11. Ground Terminal (GND, PGND)

Wiring impedance from this terminal should be as low as possible for reducing noise of switching current and stabilizing basic voltage inside of IC, and the impedance also should be the lowest potential in any operating condition. In addition, please design the PCB pattern not to have common impedance as other GND pattern.

#### 12. Driver Output Terminal (U, V, W)

When driver output converts "L" $\rightarrow$ "H" or "H" $\rightarrow$ "L", for example when synchronous rectification PWM is operating, a dead time (1 $\mu$ s(Typ)) will be set to prevent simultaneous ON of output top & bottom MOS.

Please be careful about the following points in using driver output.

- · Wiring should be thick, short, and low Impedance due to motor drive current.
- In applying steep pulse signal or voltage that will surge more than ratings, the clamp element which is built-in the
  driver output terminal operates in order to prevent ESD damage. Then it might cause destruction of IC.
   Do not exceed ratings.

When using large current, in case that driver current changes considerably toward positive and negative (when BEMF is large), malfunction or destruction of IC might occur. Please add Schottky diode to the driver output terminal.

### 13. Capacitor Connection Terminal for Boosting, Boosting Output Terminal (CP1, CP2, VG)

Charge pump is built-in for upper Nch MOS drive signal of driver output. Boosting voltage of  $V_{CC}+5V$  (Typ) occurs in VG terminal by connecting capacitor between CP1 to CP2 terminals and VG to VCC terminals. Please use capacitor more than  $0.1\mu F$ . In addition, because there is built-in protection circuit for insufficient booster, when VG voltage is below VCC+2V (Typ.), driver outputs all become "Hi-z".

### 14. Resistance Connection Terminal for Detecting Output Current (RNF)

Please insert resistance for detecting current  $0.075\Omega$  to  $0.5\Omega$  between RNF and GND. When deciding resistance value, it should be careful that consumption electricity of resistance for detecting current does not exceed rating of resistance. In addition, please do not have common impedance as other GND patterns by using low impedance wiring, since motor drive current flows into pattern of RNF terminal to resistance for detecting current to GND. In case that RNF voltage goes over rating (0.7V), circuit malfunction might occur. Therefore please do not exceed rating. When RNF terminal is shorted to GND, big current flows due to a lack of normal current limit operation. Please be careful that OCP or TSD(Please see the Protection Circuit shown P.10) might operate in that case. Similarly, if RNF terminal is OPEN, output current might not flow, which also becomes a cause of malfunction.

#### 15. Comparator Input Terminal for Detecting Output Current (RCL)

RCL terminal is placed individually as input terminal of current detect comparator in order to avoid deterioration of current detect accuracy by wire impedance inside IC of RNF terminal. Therefore, when operating current limit, please be sure to connect RNF terminal and RCL terminal(Please see the Protection Circuit shown P.10). Moreover, it is possible to reduce deterioration of current detect accuracy by impedance of board pattern between RNF terminal and resistance for detecting current by connecting wiring from RCL terminal most adjacent to resistance for detecting current. Please design pattern considering wiring that is less influenced by noise. Additionally, when RCL terminal is shorted to GND, big current might flow due to a lack of normal current limit operation. Please be careful that OCP or TSD(Please see the Protection Circuit shown P.10) might operate in that case.

### 16. Non-connection Terminal (NC)

It is not connected to internal circuit electrically.

### **Description of Blocks - continued**

### 17. Control Signal Sequence

Though we recommend you input control signals of ENB, PWMB, BRKB, FGSW, CW, CLNMT, LPE terminals after inputting  $V_{CC}$ , there is no problem if you input control signals before inputting  $V_{CC}$ . If LPE terminal is set to "H" or "M" when being started, please be informed that if motor rotation cannot be detected within the set time (edge of FGO signal cannot be input), then the MLP(Please see the Protection Circuit shown P.10) circuit starts and motor fails to start. Moreover, the order of priority is set to control signal and IC internal signal. Please refer to the following table.

### Priority of Control Signal

| Priority        | Input / Internal Signals                                                |
|-----------------|-------------------------------------------------------------------------|
| 1 <sup>st</sup> | ENB, UVLO                                                               |
| 2 <sup>nd</sup> | $BRKB\uparrow\downarrow,CW\uparrow\downarrow,PWMB\downarrow^{(Note 1)}$ |
| 3 <sup>rd</sup> | TSD, OCP, MLP, HALLERR                                                  |
| 4 <sup>th</sup> | OVLO                                                                    |
| 5 <sup>th</sup> | VG_UVLO                                                                 |
| 6 <sup>th</sup> | BRKB                                                                    |
| 7 <sup>th</sup> | CL                                                                      |
| 8 <sup>th</sup> | PWMB, CW                                                                |

(Note 1) ↑↓ means rising and falling edges of signal. For signal name, please see state transition diagram.

#### **Protection Circuit**

#### 1. Current Limit Circuit (CL circuit)

Current limit of output (Current Limit: CL) can be achieved by changing voltage of output current with resistance between RNF and GND, and then inputting the voltage into RCL terminal. In order to avoid error detection of current detection comparator by RNF spike noise that occurs at output ON, using mask time(Please see the following table) can be efficient. Current detection is invalid during mask time after RCL voltage becomes more than 0.2V (Typ). Then please turn OFF all lower MOS of driver output, which is returned automatically after specified time (32 $\mu$ s (Typ)). This operation is not synchronized with PWM signal that is input into PWMB terminal. Moreover, it is possible to change mask time by CLNMT terminal. At CLNMT="H" or OPEN, 0.5 $\mu$ s (Typ). At CLNMT="M", 0.75 $\mu$ s (Typ). At CLNMT="L", 0.25 $\mu$ s (Typ). CLNMT terminal is also pulled up by VREG through a resistance of 100k $\Omega$  (Typ) ±30k  $\Omega$ . With regard to the bias current, please see the table of Electrical Characteristics shown P12.

| CLNMT     | Mask time           |
|-----------|---------------------|
| H or OPEN | 0.5μs (Typ) ±0.3μs  |
| M         | 0.75μs (Typ) ±0.4μs |
| L         | 0.25μs (Typ) ±0.2μs |

#### 2. Thermal Shut Down Circuit (TSD Circuit)

When chip temperature of driver IC rises and exceeds the set temperature (175°C (Typ)), the thermal shut down circuit (Thermal Shut Down: TSD) begins to work. At this time, the driver outputs all become "Hi-z". In addition, the TSD circuit is designed with hysteresis (25°C (Typ)), therefore, when the chip temperature drops, it returns to normal working condition. Moreover, the purpose of the TSD circuit is to protect driver IC from thermal breakdown, therefore, temperature of this circuit will be over working temperature when it is started up. Thus, thermal design should have sufficient margin, so do not take continuous use and action of the circuit as a precondition.

#### 3. Over Current Protection Circuit (OCP Circuit)

Over current protection (Over Current Protection: OCP) is built-in in order to prevent from destruction when being shorted between output terminals and also being VCC/GND shorted. Therefore output current exceeds ratings and specified current flows. In that case, driver outputs are all latched to Hi-z condition. Latch can be released by going through stand-by condition or switching BRKB/CW logic. However, output current rating is exceeded when this circuit operates. Thus, please design sufficient margin not to take continuous use and action of the circuit as a precondition.

#### 4. Under Voltage Lock Out Circuit (UVLO Circuit)

There is a built-in under voltage lock out circuit (Under Voltage Lock Out: UVLO) used to ensure the lowest power supply voltage for drive IC to work and to prevent error action of IC. When  $V_{CC}$  declines to  $V_{UVL}$  (6V (Typ) ,please see the table of Electrical Characteristics shown P12), all of the driver outputs should be "Hi-z". At the same time, UVLO circuit is designed with hysteresis (1V (Typ)), so when  $V_{CC}$  reaches more than  $V_{UVH}$  (7V (Typ) ,please see the table of Electrical Characteristics shown P12), it enters normal working condition.

### 5. Over Voltage Lock Out Circuit (OVLO circuit)

There is built-in over voltage lock out circuit (Over Voltage Lock Out: OVLO) used to restrain rise of  $V_{CC}$  when motor is decelerating. When LPE terminal is at "M" and  $V_{CC}$  is over  $V_{OVH1}$  (16V (Typ) ,please see the table of Electrical Characteristics shown P12), and when LPE terminal is at "H" or "L" and  $V_{CC}$  is over  $V_{OVH2}$  (31V (Typ) ,please see the table of Electrical Characteristics shown P12), a certain time (4ms (Typ)) of short brake action is conducted. What's more, because OVLO circuit is designed with hysteresis, therefore, when  $V_{OVH1}$  is below  $V_{OVL1}$  (15V (Typ) ,please see the table of Electrical Characteristics shown P12) and when  $V_{OVH2}$  is below  $V_{OVL2}$  (30.5V (Typ) ,please see the table of Electrical Characteristics shown P12), it can return to normal working condition after a certain time of short brake action.

### **Protection Circuit - continued**

6. Motor Lock Protection Circuit (MLP circuit)

There is built-in motor lock protection circuit (Motor Lock Protection: MLP). The Enable/Disable of MLP circuit and OVLO threshold can be set by the LPE terminal.

In monitoring Hall signals, when the LPE = "H" or "M" and Hall signal logic does not change to more than 1.1sec(Typ), all driver outputs are latched as "Hi-z".

There are three ways to release the latch.

- The latch is released by putting IC in standby mode.
- The latch is released by changing BRKB/CW logic.
- After PWMB = "H" or OPEN state is detected for about 15ms, the latch is released by falling edge of subsequent PWMB.

However, when LPE = "L", short brake action (including switching rotation direction) enables or TSD circuit works, MLP circuit does not work.

LPE terminal is pulled up by VREG through a resistance of  $100k\Omega$  (Typ)  $\pm 30~k\Omega$ . With regard to the bias current, please see the table of Electrical Characteristics shown P12.

| LPE       | Monitoring Time  | OVLO Threshold                        |
|-----------|------------------|---------------------------------------|
| H or OPEN | 1.1sec(Typ) ±30% | V <sub>OVH2</sub> , V <sub>OVL2</sub> |
| M         | 1.1sec(Typ) ±30% | Vovh1, Vovl1                          |
| L Disable |                  | V <sub>OVH2</sub> , V <sub>OVL2</sub> |

Electrical Characteristics (Unless otherwise specified Ta=25°C, V<sub>CC</sub>=24V)

| ltom                             | Cumbal               | Limit                |      |                       | Lloit      | Canditian                              |
|----------------------------------|----------------------|----------------------|------|-----------------------|------------|----------------------------------------|
| Item                             | Symbol               | Min                  | Тур  | Max                   | Unit       | Condition                              |
| [Whole]                          |                      |                      |      |                       |            |                                        |
| Circuit Current                  | Icc                  | -                    | 4.4  | 8.4                   | mA         | V <sub>ENB</sub> =0V                   |
| Stand-by Current                 | Istby                | -                    | 1.1  | 1.7                   | mA         | ENB=OPEN                               |
| VREG Voltage                     | V <sub>REG</sub>     | 4.5                  | 5.0  | 5.5                   | V          | I <sub>VREG</sub> =-10mA               |
| [Driver output]                  |                      |                      |      |                       |            |                                        |
| Output On Resistance             | Ron                  | -                    | 0.17 | 0.27                  | Ω          | I <sub>OUT</sub> =±1.5A(Upper + Lower) |
| [Hall input]                     | •                    |                      |      |                       |            |                                        |
| Input Bias Current               | IHALL                | -2.0                 | -0.1 | +2.0                  | μΑ         | VHALL=0V                               |
| Range of In-phase Input Voltage1 | V <sub>HALLCM1</sub> | 0                    | -    | V <sub>REG</sub> -1.7 | V          |                                        |
| Range of In-phase Input Voltage2 | VHALLCM2             | 0                    | -    | V <sub>REG</sub>      | V          | When one hall Input is bias            |
| Minimum Input Voltage            | VHALLMIN             | 50                   | -    | -                     | $mV_{p-p}$ |                                        |
| HYS Level +                      | VHALLHY+             | 5                    | 15   | 25                    | mV         |                                        |
| HYS Level -                      | VHALLHY-             | -25                  | -15  | -5                    | mV         |                                        |
| [Input of Control: ENB]          |                      |                      |      |                       |            |                                        |
| Input Current                    | I <sub>ENB</sub>     | -75                  | -45  | -25                   | μΑ         | V <sub>ENB</sub> =0V                   |
| Standby Voltage                  | V <sub>STBY</sub>    | 2.0                  | -    | $V_{REG}$             | V          |                                        |
| Enable Voltage                   | V <sub>ENA</sub>     | 0                    | -    | 0.8                   | V          |                                        |
| [Input of Control: PWMB, CW, BR  | KB, FGSW]            |                      |      |                       |            |                                        |
| Input Current                    | I <sub>IN</sub>      | -80                  | -50  | -30                   | μΑ         | V <sub>IN</sub> =0V                    |
| Voltage Input H                  | V <sub>INH</sub>     | 2.0                  | -    | $V_{REG}$             | V          |                                        |
| Voltage Input L                  | VINL                 | 0                    | -    | 0.8                   | V          |                                        |
| Minimum Input Pulse Width        | <b>t</b> PLSMIN      | 1                    | -    | -                     | msec       | CW, BRKB                               |
| [Input of Control: LPE, CLNMT]   | 1                    |                      |      |                       |            |                                        |
| Input Current                    | I <sub>IN2</sub>     | -80                  | -50  | -30                   | μA         | V <sub>IN2</sub> =0V                   |
| Input Voltage "H"                | V <sub>INH2</sub>    | 0.8×V <sub>REG</sub> | -    | V <sub>REG</sub>      | V          |                                        |
| Input Voltage "M"                | V <sub>INM2</sub>    | 0.4×V <sub>REG</sub> | -    | 0.6×V <sub>REG</sub>  | V          |                                        |
| Input Voltage "L"                | V <sub>INL2</sub>    | 0                    | -    | 0.2×V <sub>REG</sub>  | V          |                                        |
| [FG Output: FGO]                 | 1                    |                      |      |                       |            | ·                                      |
| Output Voltage L                 | $V_{FGOL}$           | 0                    | 0.1  | 0.3                   | V          | I <sub>FGO</sub> =2mA                  |
| [Current Limit]                  | 1                    | 1                    |      |                       |            | ·                                      |
| Detect Voltage                   | VcL                  | 0.18                 | 0.20 | 0.22                  | V          |                                        |
| [UVLO]                           |                      | 1                    |      |                       |            |                                        |
| Release Voltage                  | Vuvh                 | 6.5                  | 7.0  | 7.5                   | V          |                                        |
| Lockout Voltage                  | V <sub>UVL</sub>     | 5.5                  | 6.0  | 6.5                   | V          |                                        |
| [OVLO]                           |                      |                      |      |                       |            |                                        |
| Release Voltage1                 | V <sub>OVL1</sub>    | 14.0                 | 15.0 | 16.0                  | V          | LPE="M"                                |
| Lockout Voltage1                 | V <sub>OVH1</sub>    | 15.0                 | 16.0 | 17.0                  | V          | LPE="M"                                |
| Release Voltage2                 | V <sub>OVL2</sub>    | 29.0                 | 30.5 | 32.0                  | V          | LPE="H" or "L"                         |
| Lockout Voltage2                 | V <sub>OVH2</sub>    | 29.5                 | 31.0 | 32.5                  | V          | LPE="H" or "L"                         |

### **Timing Chart**



Figure 4. Timing Chart

### State Transition Diagram (Note 1)



(Note 1) All values are typical

### I/O Equivalence Circuits



Figure 6. I/O Equivalence Circuits

### **Application Operational Notes**

#### 1. CP1-CP2 shorted

When CP1 (22pin) and CP2 (23pin) are incorrected shorted, they result in damaging the IC. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

### 2. VCC-LPE shorted

When VCC (28pin) and LPE (29pin) are incorrected shorted, they result in damaging the IC. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

### **Operational Notes**

### 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

### 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

#### 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

### 5. Thermal Consideration

Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, increase the board size and copper area to prevent exceeding the maximum junction temperature rating.

#### 6. Recommended Operating Conditions

These conditions represent a range within which the expected characteristics of the IC can be approximately obtained. The electrical characteristics are guaranteed under the conditions of each parameter.

#### 7. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

#### 8. Operation Under Strong Electromagnetic Field

Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction.

### **Operational Notes - continued**

### 9. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

#### 10. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

#### 11. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

#### 12. Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode.

When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 7. Example of monolithic IC structure

### 13. Ceramic Capacitor

When using a ceramic capacitor, determine the dielectric constant considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

### **Operational Notes - continued**

### 14. Thermal Shutdown Circuit(TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF all output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

#### 15. Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

### **Ordering Information**



### **Marking Diagrams**



| Part Number Marking | Package      | Orderable Part Number |  |
|---------------------|--------------|-----------------------|--|
| BD63007             | VQFN040V6060 | BD63007MUV-E2         |  |

**Physical Dimension, Tape and Reel Information** Package Name VQFN040V6060 6.  $0\pm0.1$ 1PIN MARK 0 MAX 22) 0 2 +0. 0. 08 S 0 3.  $7 \pm 0$ . 1 CO. 2 40 11  $0.4\pm0.1$ 31 20  $\mathsf{M} \cap \mathsf{M} \cap$ (UNIT:mm) PKG: VQFN040V6060 Drawing No. EX464-5001-1  $0.\ \ 2\ 5\ ^{+\,0.}_{-\,0.}\ \ ^{0\ 5}_{0\ 4}$ 0.75 0. 5 <Tape and Reel information> Tape Embossed carrier tape Quantity 2000pcs Direction The direction is the 1pin of product is at the upper left when you hold of feed reel on the left hand and you pull out the tape on the right hand Direction of feed Reel \*Order quantity needs to be multiple of the minimum quantity.

## **Revision History**

| Date       | Revision | Changes     |
|------------|----------|-------------|
| 8.Mar.2017 | 001      | New Release |

## **Notice**

### **Precaution on using ROHM Products**

Our Products are designed and manufactured for application in ordinary electronic equipments (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| 1 | JÁPAN    | USA     | EU         | CHINA  |
|---|----------|---------|------------|--------|
|   | CLASSIII | OL ACOM | CLASS II b | ОГУСОШ |
|   | CLASSIV  | CLASSⅢ  | CLASSIII   | CLASSⅢ |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

### **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

### **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- Even under ROHM recommended storage condition, solderability of products out of recommended storage time period
  may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is
  exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### Other Precaution

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

Notice-PGA-E Rev.003

#### **General Precaution**

- 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative.
- 3. The information contained in this doc ument is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

**Notice – WE** © 2015 ROHM Co., Ltd. All rights reserved. Rev.001